电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

1812P2K50432JXB

产品描述Cap,Ceramic,4.3nF,2.5KVDC,5% -Tol,5% +Tol,X7R TC Code,-15,15% TC,1812 Case
产品类别无源元件    电容器   
文件大小392KB,共6页
制造商Syfer
标准
下载文档 详细参数 全文预览

1812P2K50432JXB概述

Cap,Ceramic,4.3nF,2.5KVDC,5% -Tol,5% +Tol,X7R TC Code,-15,15% TC,1812 Case

1812P2K50432JXB规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Syfer
包装说明, 1812
Reach Compliance Codecompliant
电容0.0043 µF
电容器类型CERAMIC CAPACITOR
介电材料CERAMIC
高度2.5 mm
长度4.5 mm
多层Yes
负容差5%
端子数量2
最高工作温度125 °C
最低工作温度-55 °C
封装形式SMT
包装方法Bulk
正容差5%
额定(直流)电压(URdc)2500 V
系列X7R
尺寸代码1812
温度特性代码X7R
温度系数-/+15ppm/Cel ppm/°C
宽度3.2 mm
Base Number Matches1

文档预览

下载PDF文档
X7R
ProtectiCap™ MLCC Capacitors
Electrical Details
Capacitance Range
Temperature Coefficient of Capacitance (TCC)
Dissipation Factor
Insulation Resistance (IR)
Dielectric Withstand Voltage (DWV)
Ageing Rate
220pF to 33nF
±15% from -55˚C to +125˚C
≤ 0.025
100G or 1000secs (whichever is the less)
Voltage applied for 5 ±1 seconds, 50mA charging
current maximum
<2% per decade
Size
1206
1210
1808
1812
2220
Length
(L1)
3.2 ± 0.3
3.2 ± 0.3
4.5 ± 0.35
4.5 ± 0.35
5.7 ± 0.4
Width
(W)
1.6 ± 0.2
2.5 ± 0.3
2.0 ± 0.3
3.2 ± 0.3
5.0 ± 0.4
Max
Thickness
(T)
1.6
2.0
2.0
2.5
4.2
Band
(L2)
0.25 – 0.75
0.25 – 0.75
0.25 – 1.0
0.25 – 1.0
0.25 – 1.0
MLCCs are particularly suitable for high voltage applications where small size is required. For
standard high voltage capacitors a coating may be required to be applied post soldering, to
minimise the risk of flashover from one termination on the chip to the other. By contrast, the new
ProtectiCap™ high voltage range has been introduced to specifically address this issue. The integral
coating minimises the risk of flashover without any requirement for the customer to apply conformal
coating after soldering.
This range is fully compliant with the RoHS and WEEE directives. Parts are compatible with lead free
solders and standard aqueous and solvent cleaning processes.
Minimum/Maximum Capacitance Values – ProtectiCap™ Capacitors
Chip Size
Min Cap
2000V
2500V
3000V
4000V
5000V
7” Reel
13” Reel
1206
220pf
3.3nf
2.7nf
1.5nf
-
-
2,500
10,000
1210
680pf
5.6nf
4.7nf
3.3nf
-
-
2,000
8,000
1808
330pf
5.6nf
4.7nf
3.3nf
2.2nf
-
1,500
6,000
1812
470pf
12nf
8.2nf
4.7nf
3.3nf
-
500/1,000*
2,000/4,000*
2220
1.0nf
33nf
22nf
10nf
6.8nf
4.7nf
500/1,000*
2,000/4,000*
NOTE: Other capacitance values may become available, please contact the sales office if you need values other than those shown in the above table.
*Reel quantity depends on chip thickness. Please contact the sales office.
Ordering Information – ProtectiCap™ Range
1206
Chip Size
1206
1210
1808
1812
2220
P
Termination
P
= ProtectiCap™
(FlexiCap™
termination base with
Nickel Barrier, 100%
matte tin plating)
2K0
Voltage d.c.
(marking code)
2K0
= 2kV
2K5
=2.5kV
3K0
=3kV
4K0
=4kV
5K0
=5kV
0102
Capacitance in Pico
farads (pF)
First digit is 0.
Second and third digits are
significant figures of
capacitance code.
The fourth digit is the
number of zeros following.
e.g.,
0102
= 1000 pF
J
Capacitance
Tolerance
J:
± 5%
K:
± 10%
M:
± 20%
X
Dielectric
Codes
X
= X7R
T
Packaging
T
= 178mm (7”) reel
R
= 330mm (13”) reel
B
= Bulk pack – tubs or trays
Syfer Technology Ltd.
Old Stoke Road, Arminghall
Norwich, Norfolk, NR14 8SQ
United Kingdom
Tel: +44 1603 723300 | Email sales@syfer.co.uk | www.syfer.com
Protecticap™Datasheet Issue 2 (P108890) Release Date 03/03/14
Page 1 of 6
keil5只添加成功了.c文件,添加不了.h文件怎么办
求助大神,改程序的时候调用了新的函数,所以新添加了文件,但是添加后只添加成功了.c文件,添加不了.h文件。而且调用函数的时候,明明库里面的格式都正确,到main里面就格式错误了260131260132 ......
zhuuu 综合技术交流
Altera参考设计-CORDIC Reference Design
Introduction The co-ordinate rotation digital computer (CORDIC) reference design implements the CORDIC algorithm, which converts cartesian to polar coordinates and vice versa and ......
xiaoxin1 FPGA/CPLD
【小梅哥SOPC学习笔记】Altera SOPC嵌入式系统设计教程
本帖最后由 芯航线跑堂 于 2017-4-12 11:01 编辑 Altera SOPC嵌入式系统设计教程第1章 概述 SOPC(System On Programmable Chip,可编程的片上系统)是Altera公司提出来的一种灵活、高效的 ......
芯航线跑堂 FPGA/CPLD
EEWORLD大学堂----MSP430指令系统
MSP430指令系统:https://training.eeworld.com.cn/course/349...
dongcuipin 单片机
基于FPGA的HDB3编解码器设计
1 编码器设计由于VHDL不能处理负电平,只能面向“1”、“0”两种状态,所以要对它的输出进行编码,如表1所示。编码的实现是根据HDB3编码原理把二进制码编码成两路单极性的码字输出,之后经过单 ......
led123 FPGA/CPLD
CD4046锁定电网50hz的锁相环电路
小弟用CD4046和CD4040(256分频)组成,对电网频率50Hz的锁相,一直调不通,不知道下面几个频率: f0:中心频率 =50Hz*256=12.8kHz??2fc:捕获频率 =?? 2fL:频率锁定范围 =?? ------- ......
yilaozhuang 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1949  2332  447  1203  2222  31  44  38  28  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved