电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SST32HF1642-90-4E-LS

产品描述Memory Circuit, 1MX16, CMOS, PBGA62, 8 X 10 MM, 1.40 MM HEIGHT, MO-210, LFBGA-62
产品类别存储    存储   
文件大小428KB,共37页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

SST32HF1642-90-4E-LS概述

Memory Circuit, 1MX16, CMOS, PBGA62, 8 X 10 MM, 1.40 MM HEIGHT, MO-210, LFBGA-62

SST32HF1642-90-4E-LS规格参数

参数名称属性值
零件包装代码BGA
包装说明LFBGA,
针数62
Reach Compliance Codeunknown
其他特性SRAM IS ORGANIZED AS 256K X 16
JESD-30 代码R-PBGA-B62
长度10 mm
内存密度16777216 bit
内存集成电路类型MEMORY CIRCUIT
内存宽度16
功能数量1
端子数量62
字数1048576 words
字数代码1000000
工作模式ASYNCHRONOUS
最高工作温度85 °C
最低工作温度-20 °C
组织1MX16
封装主体材料PLASTIC/EPOXY
封装代码LFBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE, FINE PITCH
认证状态Not Qualified
座面最大高度1.4 mm
最大供电电压 (Vsup)3.3 V
最小供电电压 (Vsup)2.7 V
标称供电电压 (Vsup)3 V
表面贴装YES
技术CMOS
温度等级OTHER
端子形式BALL
端子节距0.8 mm
端子位置BOTTOM
宽度8 mm
Base Number Matches1

文档预览

下载PDF文档
Multi-Purpose Flash Plus + SRAM ComboMemory
SST32HF1642 / SST32HF1682 / SST32HF3242 / SST32HF3282 / SST32HF6482
SST32HF1622C / SST32HF1642C / SST32HF3242C
SST32HF16x2x / 32x2x / 6482x16/32/64Mb Flash + 4/8Mb SRAM, 32Mb Flash + 8Mb SRAM
(x16) MCP ComboMemories
Preliminary Specifications
FEATURES:
• ComboMemories organized as:
– SST32HF1622C: 1M x16 Flash + 128K x16 SRAM
– SST32HF1642x: 1M x16 Flash + 256K x16 SRAM
– SST32HF1682: 1M x16 Flash + 512K x16 SRAM
– SST32HF3242x: 2M x16 Flash + 256K x16 SRAM
– SST32HF3282: 2M x16 Flash + 512K x16 SRAM
– SST32HF6482: 4M x16 Flash + 512K x16 SRAM
• Single 2.7-3.3V Read and Write Operations
• Concurrent Operation
– Read from or Write to SRAM while
Erase/Program Flash
• Superior Reliability
– Endurance: 100,000 Cycles (typical)
– Greater than 100 years Data Retention
• Low Power Consumption:
– Active Current: 15 mA (typical) for
Flash or SRAM Read
– Standby Current:
- SST32HFx2: 60 µA (typical)
- SST32HFx2C: 12 µA (typical)
• Flexible Erase Capability
– Uniform 2 KWord sectors
– Uniform 32 KWord size blocks
• Erase-Suspend/Erase-Resume Capabilities
• Security-ID Feature
– SST: 128 bits; User: 128 bits
• Hardware Block-Protection/WP# Input Pin
– Top Block-Protection (top 32 KWord)
• Fast Read Access Times:
– Flash: 70 ns and 90 ns
– SRAM: 70 ns and 90 ns
• Latched Address and Data for Flash
• Flash Fast Erase and Word-Program:
– Sector-Erase Time: 18 ms (typical)
– Block-Erase Time: 18 ms (typical)
– Chip-Erase Time: 40 ms (typical)
– Word-Program Time: 7 µs (typical)
• Flash Automatic Erase and Program Timing
– Internal V
PP
Generation
• Flash End-of-Write Detection
– Toggle Bit
– Data# Polling
• CMOS I/O Compatibility
• JEDEC Standard Command Set
• Package Available
– 63-ball LFBGA (8mm x 10mm x 1.4mm)
– 62-ball LFBGA (8mm x 10mm x 1.4mm)
– 64-ball LFBGA (8mm x 10mm x 1.4mm)
PRODUCT DESCRIPTION
The SST32HFx2/x2C ComboMemory devices integrate
a CMOS flash memory bank with a CMOS SRAM mem-
ory bank in a Multi-Chip Package (MCP), manufactured
with SST’s proprietary, high performance SuperFlash
technology. The SST32HF16x2/32x2/6482 devices use a
PseudoSRAM. The SST32HF16x2C/3242C devices use
standard SRAM.
Featuring high performance Word-Program, the flash
memory bank provides a maximum Word-Program time of
7 µsec. To protect against inadvertent flash write, the
SST32HFx2/x2C devices contain on-chip hardware and
software data protection schemes. The SST32HFx2/x2C
devices offer a guaranteed endurance of 10,000 cycles.
Data retention is rated at greater than 100 years.
The SST32HFx2/x2C devices consist of two independent
memory banks with respective bank enable signals. The
Flash and SRAM memory banks are superimposed in the
same memory address space. Both memory banks share
common address lines, data lines, WE# and OE#. The
memory bank selection is done by memory bank enable
©2004 Silicon Storage Technology, Inc.
S71253-01-000
6/04
1
signals. The SRAM bank enable signal, BES# selects the
SRAM bank. The flash memory bank enable signal, BEF#
selects the flash memory bank. The WE# signal has to be
used with Software Data Protection (SDP) command
sequence when controlling the Erase and Program opera-
tions in the flash memory bank. The SDP command
sequence protects the data stored in the flash memory
bank from accidental alteration.
The SST32HFx2/x2C provide the added functionality of
being able to simultaneously read from or write to the
SRAM bank while erasing or programming in the flash
memory bank. The SRAM memory bank can be read or
written while the flash memory bank performs Sector-
Erase, Bank-Erase, or Word-Program concurrently. All
flash memory Erase and Program operations will automati-
cally latch the input address and data signals and complete
the operation in background without further input stimulus
requirement. Once the internally controlled Erase or Pro-
gram cycle in the flash bank has commenced, the SRAM
bank can be accessed for Read or Write.
The SST logo and SuperFlash are registered trademarks of Silicon Storage Technology, Inc.
MPF+ and ComboMemory are trademarks of Silicon Storage Technology, Inc.
These specifications are subject to change without notice.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 794  1916  2322  605  191  11  20  25  40  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved