电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT5V9910A-2SOG8

产品描述PLL Based Clock Driver, 8 True Output(s), 0 Inverted Output(s), PDSO24, 0.300 INCH, SOIC-24
产品类别逻辑    逻辑   
文件大小93KB,共6页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 选型对比 全文预览

IDT5V9910A-2SOG8概述

PLL Based Clock Driver, 8 True Output(s), 0 Inverted Output(s), PDSO24, 0.300 INCH, SOIC-24

IDT5V9910A-2SOG8规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
零件包装代码SOIC
包装说明0.300 INCH, SOIC-24
针数24
Reach Compliance Codecompliant
输入调节STANDARD
JESD-30 代码R-PDSO-G24
JESD-609代码e3
长度15.4 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
湿度敏感等级1
功能数量1
反相输出次数
端子数量24
实输出次数8
最高工作温度70 °C
最低工作温度
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE
峰值回流温度(摄氏度)260
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.25 ns
座面最大高度2.65 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
温度等级COMMERCIAL
端子面层MATTE TIN
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度7.5 mm
最小 fmax85 MHz
Base Number Matches1

文档预览

下载PDF文档
IDT5V9910A
3.3V LOW SKEW PLL CLOCK DRIVER TURBOCLOCK JR.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
3.3V LOW SKEW
PLL CLOCK DRIVER
TURBOCLOCK™ JR.
FEATURES:
Eight zero delay outputs
<250ps of output to output skew
Selectable positive or negative edge synchronization
Synchronous output enable
Output frequency: 15MHz to 85MHz
3 skew grades:
IDT5V9910A-2: t
SKEW0
<250ps
IDT5V9910A-5: t
SKEW0
<500ps
IDT5V9910A-7: t
SKEW0
<750ps
3-level inputs for PLL range control
PLL bypass for DC testing
External feedback, internal loop filter
12mA balanced drive outputs
Low Jitter: <200ps peak-to-peak
Available in SOIC package
IDT5V9910A
DESCRIPTION:
The IDT5V9910A is a high fanout phase locked-loop clock driver
intended for high performance computing and data-communications appli-
cations. It has eight zero delay LVTTL outputs.
When the GND/sOE pin is held low, all the outputs are synchronously
enabled. However, if GND/sOE is held high, all the outputs except Q
2
and
Q
3
are synchronously disabled.
Furthermore, when the V
CCQ
/PE is held high, all the outputs are
synchronized with the positive edge of the REF clock input. When V
CCQ
/
PE is held low, all the outputs are synchronized with the negative edge of
REF.
The FB signal is compared with the input REF signal at the phase detector
in order to drive the VCO. Phase differences cause the VCO of the PLL to
adjust upwards or downwards accordingly.
An internal loop filter moderates the response of the VCO to the phase
detector. The loop filter transfer function has been chosen to provide minimal
jitter (or frequency variation) while still providing accurate responses to input
frequency changes.
FUNCTIONAL BLOCK DIAGRAM
V
CCQ
/PE
GND/sOE
Q
0
Q
1
Q
2
Q
3
PLL
REF
Q
4
Q
5
FS
Q
6
Q
7
FB
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
c
2001
Integrated Device Technology, Inc.
SEPTEMBER 2001
DSC 5847/1

IDT5V9910A-2SOG8相似产品对比

IDT5V9910A-2SOG8 IDT5V9910A-2SOG IDT5V9910A-7SOGI8 IDT5V9910A-7SOGI 5V9910A-5SOGI8 5V9910A-5SOGI
描述 PLL Based Clock Driver, 8 True Output(s), 0 Inverted Output(s), PDSO24, 0.300 INCH, SOIC-24 PLL Based Clock Driver, 5V Series, 8 True Output(s), 0 Inverted Output(s), PDSO24, 0.300 INCH, LEAD FREE, SOIC-24 PLL Based Clock Driver, 8 True Output(s), 0 Inverted Output(s), PDSO24, 0.300 INCH, SOIC-24 PLL Based Clock Driver, 5V Series, 8 True Output(s), 0 Inverted Output(s), PDSO24, 0.300 INCH, LEAD FREE, SOIC-24 PLL Based Clock Driver, 5V Series, 8 True Output(s), 0 Inverted Output(s), PDSO24, 0.300 INCH, SOIC-24 SOIC-24, Tube
是否无铅 不含铅 不含铅 不含铅 不含铅 不含铅 不含铅
是否Rohs认证 符合 符合 符合 符合 符合 符合
零件包装代码 SOIC SOIC SOIC SOIC SOIC SOIC
包装说明 0.300 INCH, SOIC-24 0.300 INCH, LEAD FREE, SOIC-24 0.300 INCH, SOIC-24 0.300 INCH, LEAD FREE, SOIC-24 0.300 INCH, SOIC-24 SOP, SOP24,.4
针数 24 24 24 24 24 24
Reach Compliance Code compliant unknown compliant unknown compliant unknown
输入调节 STANDARD STANDARD STANDARD STANDARD STANDARD STANDARD
JESD-30 代码 R-PDSO-G24 R-PDSO-G24 R-PDSO-G24 R-PDSO-G24 R-PDSO-G24 R-PDSO-G24
JESD-609代码 e3 e3 e3 e3 e3 e3
长度 15.4 mm 15.4178 mm 15.4 mm 15.4178 mm 15.4 mm 15.4178 mm
逻辑集成电路类型 PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
湿度敏感等级 1 1 1 1 1 1
功能数量 1 1 1 1 1 1
端子数量 24 24 24 24 24 24
实输出次数 8 8 8 8 8 8
最高工作温度 70 °C 70 °C 85 °C 85 °C 85 °C 85 °C
最低工作温度 - - -40 °C -40 °C -40 °C -40 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 SOP SOP SOP SOP SOP SOP
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE
峰值回流温度(摄氏度) 260 260 260 260 260 260
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.25 ns 0.25 ns 0.75 ns 0.75 ns 0.5 ns 0.5 ns
座面最大高度 2.65 mm 2.6416 mm 2.65 mm 2.6416 mm 2.65 mm 2.6416 mm
最大供电电压 (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
最小供电电压 (Vsup) 3 V 3 V 3 V 3 V 3 V 3 V
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES YES YES
温度等级 COMMERCIAL COMMERCIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
端子面层 MATTE TIN Matte Tin (Sn) - annealed MATTE TIN Matte Tin (Sn) - annealed MATTE TIN Matte Tin (Sn) - annealed
端子形式 GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING
端子节距 1.27 mm 1.27 mm 1.27 mm 1.27 mm 1.27 mm 1.27 mm
端子位置 DUAL DUAL DUAL DUAL DUAL DUAL
处于峰值回流温度下的最长时间 30 30 30 30 30 30
宽度 7.5 mm 7.5057 mm 7.5 mm 7.5057 mm 7.5 mm 7.5057 mm
最小 fmax 85 MHz 85 MHz 85 MHz 85 MHz 85 MHz 85 MHz
Base Number Matches 1 1 1 1 1 1
系列 - 5V - 5V 5V 5V

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 306  2640  1775  279  1831  7  54  36  6  37 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved