电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

AM27C512-90DIB

产品描述UVPROM, 64KX8, 90ns, CMOS, CDIP28, CERAMIC, DIP-28
产品类别存储    存储   
文件大小175KB,共12页
制造商SPANSION
官网地址http://www.spansion.com/
下载文档 详细参数 全文预览

AM27C512-90DIB概述

UVPROM, 64KX8, 90ns, CMOS, CDIP28, CERAMIC, DIP-28

AM27C512-90DIB规格参数

参数名称属性值
是否Rohs认证不符合
零件包装代码DIP
包装说明DIP, DIP28,.6
针数28
Reach Compliance Codeunknown
ECCN代码EAR99
最长访问时间90 ns
I/O 类型COMMON
JESD-30 代码R-CDIP-T28
长度37.147 mm
内存密度524288 bit
内存集成电路类型UVPROM
内存宽度8
湿度敏感等级1
功能数量1
端子数量28
字数65536 words
字数代码64000
工作模式ASYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织64KX8
输出特性3-STATE
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DIP
封装等效代码DIP28,.6
封装形状RECTANGULAR
封装形式IN-LINE
并行/串行PARALLEL
峰值回流温度(摄氏度)225
电源5 V
认证状态Not Qualified
座面最大高度5.588 mm
最大待机电流0.0001 A
最大压摆率0.025 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级INDUSTRIAL
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度15.24 mm
Base Number Matches1

文档预览

下载PDF文档
FINAL
Am27C512
512 Kilobit (64 K x 8-Bit) CMOS EPROM
DISTINCTIVE CHARACTERISTICS
n
Fast access time
— Speed options as fast as 55 ns
n
Low power consumption
— 20 µA typical CMOS standby current
n
JEDEC-approved pinout
n
Single +5 V power supply
n
±10%
power supply tolerance standard
n
100% Flashrite™ programming
— Typical programming time of 8 seconds
n
Latch-up protected to 100 mA from –1 V to
V
CC
+ 1 V
n
High noise immunity
n
Versatile features for simple interfacing
— Both CMOS and TTL input/output compatibility
— Two line control functions
n
Standard 28-pin DIP, PDIP, and 32-pin PLCC
packages
GENERAL DESCRIPTION
The Am27C512 is a 512-Kbit, ultraviolet erasable pro-
grammable read-only memory. It is organized as 64K
words by 8 bits per word, operates from a single +5 V
supply, has a static standby mode, and features fast
single address location programming. Products are
available in windowed ceramic DIP packages, as well
as plastic one time programmable (OTP) PDIP and
PLCC packages.
Data can be typically accessed in less than 55 ns, al-
lowing high-performance microprocessors to operate
without any WAIT states. The device offers separate
Output Enable (OE#) and Chip Enable (CE#) controls,
thus eliminating bus contention in a multiple bus micro-
processor system.
AMD’s CMOS process technology provides high
speed, low power, and high noise immunity. Typical
power consumption is only 80 mW in active mode, and
100 µW in standby mode.
All signals are TTL levels, including programming sig-
nals. Bit locations may be programmed singly, in
blocks, or at random. The device supports AMD’s
Flashrite programming algorithm (100 µs pulses), re-
sulting in a typical programming time of 8 seconds.
BLOCK DIAGRAM
V
CC
V
SS
OE#/V
PP
CE#
Output Enable
Chip Enable
and
Prog Logic
Y
Decoder
A0–A15
Address
Inputs
Output
Buffers
Data Outputs
DQ0–DQ7
Y
Gating
X
Decoder
524,288
Bit Cell
Matrix
08140J-1
Publication#
08140
Rev:
J
Amendment/+2
Issue Date:
June 1, 1999

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1427  2148  1375  1179  901  6  36  25  26  22 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved