电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS881Z36CGT-200T

产品描述ZBT SRAM, 256KX36, CMOS, PQFP100, ROHS COMPLIANT, TQFP-100
产品类别存储    存储   
文件大小540KB,共38页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS881Z36CGT-200T概述

ZBT SRAM, 256KX36, CMOS, PQFP100, ROHS COMPLIANT, TQFP-100

GS881Z36CGT-200T规格参数

参数名称属性值
厂商名称GSI Technology
包装说明LQFP,
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
其他特性IT ALSO OPERATES AT 3 V TO 3.6 V SUPPLY VOLTAGE
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度9437184 bit
内存集成电路类型ZBT SRAM
内存宽度36
功能数量1
端子数量100
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256KX36
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
座面最大高度1.6 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
GS881Z18/32/36C(T/D)-xxx
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Features
• User-configurable Pipeline and Flow Through mode
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization
• Fully pin-compatible with both pipelined and flow through
NtRAM™, NoBL™ and ZBT™ SRAMs
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 18M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ pin for automatic power-down
• JEDEC-standard packages
• RoHS-compliant 100-lead TQFP and 165-bump BGA
packages available
9Mb Pipelined and Flow Through
Synchronous NBT SRAM
333 MHz–150 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable, ZZ and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS881Z18C(T/D)/GS881Z32C(T/D)/GS881Z36C(T/D)
may be configured by the user to operate in Pipeline or Flow
Through mode. Operating as a pipelined synchronous device,
in addition to the rising-edge-triggered registers that capture
input signals, the device incorporates a rising-edge-triggered
output register. For read cycles, pipelined SRAM output data is
temporarily stored by the edge triggered output register during
the access cycle and then released to the output drivers at the
next rising edge of clock.
The GS881Z18C(T/D)/GS881Z32C(T/D)/GS881Z36C(T/D)
is implemented with GSI's high performance CMOS
technology and is available in a JEDEC-standard 100-pin
TQFP package.
Functional Description
The GS881Z18C(T/D)/GS881Z32C(T/D)/GS881Z36C(T/D)
is a 9Mbit Synchronous Static SRAM. GSI's NBT SRAMs,
like ZBT, NtRAM, NoBL or other pipelined read/double late
write or flow through read/single late write SRAMs, allow
utilization of all available bus bandwidth by eliminating the
need to insert deselect cycles when the device is switched from
read to write cycles.
Parameter Synopsis
-333
Pipeline
3-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
2.5
3.0
240
280
4.5
4.5
180
205
-300
2.5
3.3
225
260
5.0
5.0
165
190
-250
2.5
4.0
195
225
5.5
5.5
160
180
-200
3.0
5.0
170
195
6.5
6.5
140
160
-150
3.8
6.7
140
160
7.5
7.5
128
145
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow Through
2-1-1-1
Rev: 1.04 7/2012
1/38
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
EVC编译错误
我是个新手.我现在用EVC编译Celltrack程序(网上开源的代码) 在EVC编译中出现了"d:\program files\windows ce tools\wce420\smartphone 2003\include\armv4\aygshell.h(286) : error C2061: syn ......
Prenow 嵌入式系统
车载网关是否可以集成到其它模块内
各位专家,请教下,目前我们公司准备使用AUTOSAR的网络管理,一直在规划的是采用独立网关,但是领导要求分析网关能不能集成到其它模块中,如TBOX或者车身域控制器中,目前行业中有集成到TBOX的 ......
gumptao 汽车电子
三项全桥逆变驱动电路的MOS管如何选型?
需要驱动三项异步电机,直流母线电压在310V左右,大家有什么好的MOS管推荐没,MSO管的耐压值要有600V吧...
_earth 电机控制
【RT-Thread读书笔记】第二部分(4)事件、软件定时器、内存管理
1. 事件事件给我的感觉就是一个操作系统支持的标志位集合,平时编程时,我们都是弄个变量,如果有事发生了,把变量置1,然后在循环中扫描这个变量的状态然后作出相应的处理。很明显这种做法 ......
我爱下载 实时操作系统RTOS
请教关于stm32 TIM比较中断
我想让TIM3工作于PWM1模式 向上计数,并产生CCR1中断,现在情况是我用软件仿真时,在main的while循环时,计数到CCR1时可以进如中断,但在硬件仿真的时候,当执行完TIM_Cmd(TIM3,ENABLE); 时,CN ......
lhwaizhu stm32/stm8
关于开关电源的辅助电源
求各位指点下,关于辅助电源怎么从主电源取电 ...
15273229586 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 121  1452  2004  2234  582  3  30  41  45  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved