电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V3558SA100BQGI

产品描述ZBT SRAM, 256KX18, 5ns, CMOS, PBGA165, 13 X 15 MM, ROHS COMPLIANT, FBGA-165
产品类别存储    存储   
文件大小1008KB,共28页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

IDT71V3558SA100BQGI概述

ZBT SRAM, 256KX18, 5ns, CMOS, PBGA165, 13 X 15 MM, ROHS COMPLIANT, FBGA-165

IDT71V3558SA100BQGI规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明TBGA, BGA165,11X15,40
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间5 ns
最大时钟频率 (fCLK)100 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B165
JESD-609代码e1
长度15 mm
内存密度4718592 bit
内存集成电路类型ZBT SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量165
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源3.3 V
认证状态Not Qualified
座面最大高度1.2 mm
最大待机电流0.045 A
最小待机电流3.14 V
最大压摆率0.255 mA
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
128K x 36, 256K x 18
3.3V Synchronous ZBT SRAMs
3.3V I/O, Burst Counter
Pipelined Outputs
x
x
IDT71V3556S
IDT71V3558S
IDT71V3556SA
IDT71V3558SA
Features
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 200 MHz
(3.2 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
W
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
BW
Three chip enables for simple depth expansion
3.3V power supply (±5%), 3.3V I/O Supply (V
DDQ)
Optional- Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
Description
The IDT71V3556/58 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMS. They are designed to eliminate dead bus
cycles when turning the bus around between reads and writes, or
writes and reads. Thus, they have been given the name ZBT
TM
, or
Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one
clock cycle, and two cycles later the associated data cycle occurs, be it
read or write.
The IDT71V3556/58 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be used
to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V3556/58
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the user
to deselect the device when desired. If any one of these three are not
asserted when ADV/LD is low, no new memory operation can be
initiated. However, any pending data transfers (reads or writes) will be
completed. The data bus will tri-state two cycles after chip is deselected
or a write is initiated.
x
x
x
x
x
x
x
x
x
x
Pin Description Summary
A
0
-A
17
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance b urst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
5281 tbl 01
CE
1
, CE
2
,
CE
2
OE
R/
W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/
LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
SEPTEMBER 2004
1
©2004 Integrated Device Technology, Inc.
DSC-5281/08
基于VHDL的I2C总线控制核设计
摘要: 从状态机的角度,介绍一种I2C控制核的VHDL设计方法。将其嵌入到FPGA中,用于实现与TMS320C6000系列DSP的接口,并配合DSP的软件完成对视频采集与显示处理系统中数字视频编、解码器工作模 ......
maker FPGA/CPLD
空气净化器是否有用?是否物有所值
本帖最后由 Sur 于 2014-11-1 22:45 编辑 空气净化器主要由微风扇、空气过滤器(滤网)、水箱、智能监测系统、负离子发生器、高压电路等组成。 然而很多空气净化器是由风扇、负离子发 ......
Sur 综合技术交流
利用颜色开锁信不信由你?
很智能门锁都以RFID射频卡作为解锁介质,但实际上这种方式并不安全,很多无线手段都能够在利用卡片解锁的一瞬间嗅探到门锁与卡片之间的信息交换,从而找到破解门锁的方式。 如何 ......
qwqwqw2088 无线连接
max232串行口通信手册
如题...
子诺如歌 PCB设计
NB-IoT和LoRa对比各自的优势特点是什么
LoRa和NB-IoT发展现状 随着近几年的快速发展,LoRa和NB-IoT在广覆盖上都取得了长足的进展,NB-IoT目前已经完成了全国超过300多个城市的覆盖,终端连接数已经超过5000万,且每年以千万级数 ......
蓝先生 无线连接
求助:各位好:我想请教一下:430f135自动复位时,如何保留内存不被初始化
各位好:我想请教一下:430f135自动复位时,如何保留内存不被初始化...
wbatjd 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 690  1042  961  1045  2831  38  52  32  41  37 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved