电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8322Z18AGD-333IVT

产品描述ZBT SRAM, 2MX18, 5ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, ROHS COMPLIANT, FPBGA-165
产品类别存储    存储   
文件大小508KB,共35页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准
下载文档 详细参数 全文预览

GS8322Z18AGD-333IVT概述

ZBT SRAM, 2MX18, 5ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, ROHS COMPLIANT, FPBGA-165

GS8322Z18AGD-333IVT规格参数

参数名称属性值
是否Rohs认证符合
零件包装代码BGA
包装说明LBGA, BGA165,11X15,40
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间5 ns
其他特性ALSO OPERATED WITH 2.5V SUPPLY; PIPELINE/FLOW THROUGH ARCHITECTURE
最大时钟频率 (fCLK)333 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B165
长度15 mm
内存密度37748736 bit
内存集成电路类型ZBT SRAM
内存宽度18
功能数量1
端子数量165
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织2MX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源1.8/2.5 V
认证状态Not Qualified
座面最大高度1.4 mm
最大待机电流0.04 A
最小待机电流1.7 V
最大压摆率0.275 mA
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
GS8322Z18/36A(B/D)-xxxV
119 & 165 BGA
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• User-configurable Pipeline and Flow Through mode
• ZQ mode pin for user-selectable high/low output drive
• IEEE 1149.1 JTAG-compatible Boundary Scan
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2Mb, 4Mb, 8Mb, and 16Mb devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 119- and 165-Bump BGA package
• RoHS-compliant packages available
36Mb Pipelined and Flow Through
Synchronous NBT SRAM
333 MHz–150 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
Because it is a synchronous device, address, data inputs, and
read/write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8322Z18/36A-xxxV may be configured by the user to
operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, in addition to the rising-edge-
triggered registers that capture input signals, the device
incorporates a rising edge triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge-triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS8322Z18/36A-xxxV is implemented with GSI's high
performance CMOS technology and is available in a JEDEC-
standard 119-bump or 165-bump BGA package.
Functional Description
The GS8322Z18/36A-xxxV is a 36Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
-333
3.0
3.0
365
425
5.0
5.0
270
315
-250
3.0
4.0
290
345
5.5
5.5
245
280
-200
3.0
5.0
250
290
6.5
6.5
210
250
-150
3.8
6.7
215
240
7.5
7.5
200
230
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03 8/2013
1/35
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
【德州仪器视频】WEBENCH PMU 电源系统架构
Wanda 將演示如何運用 TI WEBENCH PMU電源系統架構優化您電源設計中的電源管理單元 (PMU) 。運用WEBENCH 電源系統架構中的電源管理單元功能,您將可輕鬆設計出透過電源管理單元來降低成本與節省 ......
德州仪器_视频 模拟与混合信号
测量流量计的瞬时流量问题
请教各位怎样测量流量计的瞬时流量和累积流量供控制使用?谢谢...
xiaoxiao1 测试/测量
赠送电路
搞完国赛,坎坎坷坷拿了个国一。如果有需要信号的资料的话可以联系我,包括资料,历年题目报告,各种电路以及15电赛的D题方案,或者电赛经验都行。QQ2872679959...
单片机菜菜 电子竞赛
LTC6915的反向接地,正向接双极性信号,最后输出结果是什么样
本帖最后由 Wpzz 于 2021-12-9 15:46 编辑 大哥们帮忙看看,模电没学好,有点模糊577383577382 ...
Wpzz 模拟电子
寻购MSP-EXP430G2 LaunchPad
谁有多的MSP-EXP430G2 LaunchPad 板子吗?我想买一张便宜的MSP-EXP430G2 LaunchPad 板子用用...
飞鹰55555 微控制器 MCU
使用评估板下载其他LM系列ARM 芯片的体会
利用坛里面提供的LM3S8962开发板 资源, 设计了光电曲线测试仪表。在第一次调试下载过程比较费心血! 第一次上电:测量电路板无短路,芯片焊接正确后,上电, 由于LM3S8962的89 PIN ,如下图 ......
eeleader 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 83  1131  694  2609  2378  2  23  14  53  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved