电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

LD173C102KAB2V

产品描述Multilayer Ceramic Capacitors MLCC - SMD/SMT 25V 1000pF X7R 0508 REV 10% Tol
产品类别无源元件   
文件大小239KB,共4页
制造商AVX
下载文档 详细参数 全文预览

LD173C102KAB2V在线购买

供应商 器件名称 价格 最低购买 库存  
LD173C102KAB2V - - 点击查看 点击购买

LD173C102KAB2V概述

Multilayer Ceramic Capacitors MLCC - SMD/SMT 25V 1000pF X7R 0508 REV 10% Tol

LD173C102KAB2V规格参数

参数名称属性值
产品种类
Product Category
Multilayer Ceramic Capacitors MLCC - SMD/SMT
制造商
Manufacturer
AVX
RoHSNo
电容
Capacitance
1000 pF
电压额定值 DC
Voltage Rating DC
25 VDC
电介质
Dielectric
X7R
容差
Tolerance
10 %
外壳代码 - in
Case Code - in
0508 (Reversed)
外壳代码 - mm
Case Code - mm
1220 (Reversed)
高度
Height
0.76 mm
最大工作温度
Maximum Operating Temperature
+ 125 C
最小工作温度
Minimum Operating Temperature
- 55 C
产品
Product
Reverse Geometry Type MLCCs
系列
Packaging
Reel
电容-nF
Capacitance - nF
1 nF
电容-uF
Capacitance - uF
0.001 uF
长度
Length
1.27 mm
封装 / 箱体
Package / Case
0508 (1220 metric) Reversed
工厂包装数量
Factory Pack Quantity
4000
端接类型
Termination Style
SMD/SMT
类型
Type
Low Inductance Chip Capacitor (LICC)
宽度
Width
2 mm

文档预览

下载PDF文档
Low Inductance Capacitors
Introduction
The signal integrity characteristics of a Power Delivery
Network (PDN) are becoming critical aspects of board level
and semiconductor package designs due to higher operating
frequencies, larger power demands, and the ever shrinking
lower and upper voltage limits around low operating voltages.
These power system challenges are coming from mainstream
designs with operating frequencies of 300MHz or greater,
modest ICs with power demand of 15 watts or more, and
operating voltages below 3 volts.
The classic PDN topology is comprised of a series of
capacitor stages. Figure 1 is an example of this architecture
with multiple capacitor stages.
An ideal capacitor can transfer all its stored energy to a load
instantly. A real capacitor has parasitics that prevent
instantaneous transfer of a capacitor’s stored energy. The
true nature of a capacitor can be modeled as an RLC
equivalent circuit. For most simulation purposes, it is possible
to model the characteristics of a real capacitor with one
Slowest Capacitors
capacitor, one resistor, and one inductor. The RLC values in
this model are commonly referred to as equivalent series
capacitance (ESC), equivalent series resistance (ESR), and
equivalent series inductance (ESL).
The ESL of a capacitor determines the speed of energy
transfer to a load. The lower the ESL of a capacitor, the faster
that energy can be transferred to a load. Historically, there
has been a tradeoff between energy storage (capacitance)
and inductance (speed of energy delivery). Low ESL devices
typically have low capacitance. Likewise, higher capacitance
devices typically have higher ESLs. This tradeoff between
ESL (speed of energy delivery) and capacitance (energy
storage) drives the PDN design topology that places the
fastest low ESL capacitors as close to the load as possible.
Low Inductance MLCCs are found on semiconductor
packages and on boards as close as possible to the load.
Fastest Capacitors
Semiconductor Product
VR
Bulk
Board-Level
Package-Level
Die-Level
Low Inductance Decoupling Capacitors
Figure 1 Classic Power Delivery Network (PDN) Architecture
LOW INDUCTANCE CHIP CAPACITORS
The key physical characteristic determining equivalent series
inductance (ESL) of a capacitor is the size of the current loop
it creates. The smaller the current loop, the lower the ESL. A
standard surface mount MLCC is rectangular in shape with
electrical terminations on its shorter sides. A Low Inductance
Chip Capacitor (LICC) sometimes referred to as Reverse
Geometry Capacitor (RGC) has its terminations on the longer
side of its rectangular shape.
When the distance between terminations is reduced, the size
of the current loop is reduced. Since the size of the current
loop is the primary driver of inductance, an 0306 with a
smaller current loop has significantly lower ESL then an 0603.
The reduction in ESL varies by EIA size, however, ESL is
typically reduced 60% or more with an LICC versus a
standard MLCC.
INTERDIGITATED CAPACITORS
The size of a current loop has the greatest impact on the ESL
characteristics of a surface mount capacitor. There is a
secondary method for decreasing the ESL of a capacitor.
This secondary method uses adjacent opposing current
loops to reduce ESL. The InterDigitated Capacitor (IDC)
utilizes both primary and secondary methods of reducing
inductance. The IDC architecture shrinks the distance
between terminations to minimize the current loop size, then
further reduces inductance by creating adjacent opposing
current loops.
An IDC is one single capacitor with an internal structure that
has been optimized for low ESL. Similar to standard MLCC
versus LICCs, the reduction in ESL varies by EIA case size.
Typically, for the same EIA size, an IDC delivers an ESL that
is at least 80% lower than an MLCC.
72
REV 01
【再见2021,你好2022】忙碌而充实着
2021,新玩的板子 ESP32-Korvo (ESP32平台), Perf-V (Xilinx A7), RSL10系列。 2021,接触并了解了一下RISC-V架构。 2021,玩了玩(自己拆的和买的垃圾来的)手环板子上的nRF51822, 重新学习 ......
cruelfox 聊聊、笑笑、闹闹
山东嵌入式qq交流群 95106268
技术交流学习,山东片就业信息共享...
gql5572 嵌入式系统
应急灯控制板PCB设计
应急灯控制电路板已经设计完毕,准备周末用热转印做出来试验,O(∩_∩)O~ 敬请期待!...
solidwants DIY/开源硬件专区
银行趣事
银行趣事 A   某年某月的某一天,上海局部地区有雷阵雨。   一中年男子来电:“我我我……”   “先生,您不要着急,您遇到什么问题了?”   “我在你们的机器上没有取到钱!” ......
hxhjab08 聊聊、笑笑、闹闹
推导含有电容的电路电压传递函数T(S)=Vo(S)/Vi(S)
关于推导电路电压传递函数T(S)=Vo(S)/Vi(S),下面的图片是电路和推导结果。找不到规律,只知道转化成含有转折频率的形式。问一下如果是三个或者更多电容,或者有电感,该怎么推导?谢谢了!...
zzw_rst 模拟与混合信号
答题赢好礼|利用GaN技术应对电源适配器设计挑战
随着电子技术的不断发展,电源适配器的进化也遇到了困境。如摩尔定律使得各类设备主机做的越来越小,但是配套的电源适配器又大又笨重。对于电源组件的改进及提升,体积和重量也不断进化。如何解 ......
EEWORLD社区 电源技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1082  1584  2416  1402  609  22  32  49  29  13 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved