电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74ABT821DB112

产品描述Flip Flops 10-BIT D-TYPE 3-S
产品类别半导体    逻辑   
文件大小135KB,共17页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
下载文档 详细参数 选型对比 全文预览

74ABT821DB112在线购买

供应商 器件名称 价格 最低购买 库存  
74ABT821DB112 - - 点击查看 点击购买

74ABT821DB112概述

Flip Flops 10-BIT D-TYPE 3-S

74ABT821DB112规格参数

参数名称属性值
产品种类
Product Category
Flip Flops
制造商
Manufacturer
NXP(恩智浦)
RoHSDetails
Number of Circuits1
Logic FamilyABT
Logic TypeD-Type Edge Triggered Flip-Flop
PolarityNon-Inverting
Input TypeSingle-Ended
输出类型
Output Type
Single-Ended
传播延迟时间
Propagation Delay Time
4.6 ns
High Level Output Current- 32 mA
Low Level Output Current64 mA
电源电压-最大
Supply Voltage - Max
5.5 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
SOT-340
系列
Packaging
Tube
FunctionD-Type Bus Interface
高度
Height
1.8 mm
长度
Length
8.4 mm
Number of Channels10
Number of Input Lines10
Number of Output Lines10
工作电源电压
Operating Supply Voltage
5 V
工厂包装数量
Factory Pack Quantity
826
电源电压-最小
Supply Voltage - Min
4.5 V
宽度
Width
5.4 mm

文档预览

下载PDF文档
74ABT821
10-bit D-type flip-flop; positive-edge trigger; 3-state
Rev. 5 — 7 November 2011
Product data sheet
1. General description
The 74ABT821 high-performance BiCMOS device combines low static and dynamic
power dissipation with high speed and high output drive.
The 74ABT821 bus interface register is designed to eliminate the extra packages required
to buffer existing registers and provide extra data width for wider data/address paths of
buses carrying parity.
The 74ABT821 is a buffered 10-bit wide version of the 74ABT374A.
The 74ABT821 is a 10-bit, edge-triggered register coupled to ten 3-state output buffers.
The device is controlled by the clock (CP) and output enable (OE) control gates.
The register is fully edge triggered. The state of each D input, one set-up time before the
LOW-to-HIGH clock transition is transferred to the corresponding output Q of the flip-flop.
The 3-state output buffers are designed to drive heavily loaded 3-state buses, MOS
memories, or MOS microprocessors.
The active LOW output enable (OE) controls all ten 3-state buffers independent of the
register operation. When OE is LOW, the data in the register appears at the outputs.
When OE is HIGH, the outputs are in high-impedance OFF-state, which means they will
neither drive nor load the bus.
2. Features and benefits
High-speed parallel registers with positive-edge triggered D-type flip-flops
Ideal where high speed, light loading, or increased fan-in are required with MOS
microprocessors
Output capability: +64 mA and
32
mA
Power-on 3-state
Power-on reset
Latch-up protection exceeds 500 mA per JESD78B class II level A
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V

74ABT821DB112相似产品对比

74ABT821DB112 74ABT821D-T 74ABT821DB118 74ABT821DB-T
描述 Flip Flops 10-BIT D-TYPE 3-S Flip Flops 10-BIT D-TYPE 3-S Flip Flops 10-BIT D-TYPE 3-S Flip Flops 10-BIT D-TYPE 3-S

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2691  425  2747  2687  1573  9  13  10  37  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved