电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1411KV18-250BZXC

产品描述SRAM 36Mb, 1.8V, 250Mhz (4Mx8) QDR II SRAM
产品类别存储   
文件大小571KB,共33页
制造商Cypress(赛普拉斯)
下载文档 详细参数 选型对比 全文预览

CY7C1411KV18-250BZXC在线购买

供应商 器件名称 价格 最低购买 库存  
CY7C1411KV18-250BZXC - - 点击查看 点击购买

CY7C1411KV18-250BZXC概述

SRAM 36Mb, 1.8V, 250Mhz (4Mx8) QDR II SRAM

CY7C1411KV18-250BZXC规格参数

参数名称属性值
产品种类
Product Category
SRAM
制造商
Manufacturer
Cypress(赛普拉斯)
RoHSDetails
Memory Size36 Mbit
Organization4 M x 8
Access Time0.45 ns
Maximum Clock Frequency250 MHz
接口类型
Interface Type
Parallel
电源电压-最大
Supply Voltage - Max
1.9 V
电源电压-最小
Supply Voltage - Min
1.7 V
Supply Current - Max460 mA
最小工作温度
Minimum Operating Temperature
0 C
最大工作温度
Maximum Operating Temperature
+ 70 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
FBGA-165
系列
Packaging
Tray
Memory TypeQDR
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
136
类型
Type
Synchronous

文档预览

下载PDF文档
36-Mbit QDR II SRAM Four-Word
Burst Architecture
36-Mbit QDR
®
II SRAM Four-Word Burst Architecture
CY7C1411KV18/CY7C1426KV18
CY7C1413KV18/CY7C1415KV18
®
Features
Configurations
CY7C1411KV18 – 4M × 8
CY7C1426KV18 – 4M × 9
CY7C1413KV18 – 2M × 18
CY7C1415KV18 – 1M × 36
Separate independent read and write data ports
Supports concurrent transactions
333 MHz clock for high bandwidth
Four-word burst for reducing address bus frequency
Double data rate (DDR) Interfaces on both read and write ports
(data transferred at 666 MHz) at 333 MHz
Two input clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Two input clocks for output data (C and C) to minimize clock
skew and flight time mismatches
Echo clocks (CQ and CQ) simplify data capture in high speed
systems
Single multiplexed address input bus latches address inputs
for read and write ports
Separate port selects for depth expansion
Synchronous internally self-timed writes
QDR
®
II operates with 1.5 cycle read latency when DOFF is
asserted HIGH
Operates similar to QDR I device with 1 cycle read latency when
DOFF is asserted LOW
Available in × 8, × 9, × 18, and × 36 configurations
Full data coherency, providing most current data
Core V
DD
= 1.8 V (±0.1 V); I/O V
DDQ
= 1.4 V to V
DD
Supports both 1.5 V and 1.8 V I/O supply
Available in 165-ball FBGA package (13 × 15 × 1.4 mm)
Offered in both Pb-free and non Pb-free Packages
Variable drive HSTL output buffers
JTAG 1149.1 compatible test access port
Phase locked loop (PLL) for accurate data placement
Functional Description
The CY7C1411KV18, CY7C1426KV18, CY7C1413KV18, and
CY7C1415KV18 are 1.8 V synchronous pipelined SRAMs,
equipped with QDR II architecture. QDR II architecture consists
of two separate ports: the read port and the write port to access
the memory array. The read port has dedicated data outputs to
support read operations and the write port has dedicated data
inputs to support write operations. QDR II architecture has
separate data inputs and data outputs to completely eliminate
the need to “turnaround” the data bus that exists with common
I/O devices. Each port can be accessed through a common
address bus. Addresses for read and write addresses are
latched on alternate rising edges of the input (K) clock. Accesses
to the QDR II read and write ports are independent of one
another. To maximize data throughput, both read and write ports
are equipped with DDR interfaces. Each address location is
associated with four 8-bit words (CY7C1411KV18), 9-bit words
(CY7C1426KV18), 18-bit words (CY7C1413KV18), or 36-bit
words (CY7C1415KV18) that burst sequentially into or out of the
device. Because data can be transferred into and out of the
device on every rising edge of both input clocks (K and K and C
and C), memory bandwidth is maximized while simplifying
system design by eliminating bus ‘turnarounds’.
Depth expansion is accomplished with port selects, which
enables each port to operate independently.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the C or C (or K or K in a single clock
domain) input clocks. Writes are conducted with on-chip
synchronous self-timed write circuitry.
For a complete list of related documentation, click
here.
Selection Guide
Description
Maximum operating frequency
Maximum operating current
×8
×9
× 18
× 36
333 MHz
333
Not Offered
560
570
790
300 MHz
300
520
520
540
730
250 MHz
250
460
460
470
640
Unit
MHz
mA
Cypress Semiconductor Corporation
Document Number: 001-57826 Rev. *L
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised November 21, 2017

CY7C1411KV18-250BZXC相似产品对比

CY7C1411KV18-250BZXC CY7C1415KV18-333BZI CY7C1426KV18-300BZCT CY7C1411KV18-250BZC CY7C1415KV18-250BZCT
描述 SRAM 36Mb, 1.8V, 250Mhz (4Mx8) QDR II SRAM SRAM 36Mb 1.8V 300Mhz 4M x 9 QDR II SRAM SRAM 36Mb 1.8V 250Mhz 4M x 8 QDR II SRAM SRAM 36Mb 1.8V 250Mhz 1M x 36 QDR II SRAM
产品种类
Product Category
SRAM SRAM SRAM SRAM -
制造商
Manufacturer
Cypress(赛普拉斯) Cypress(赛普拉斯) Cypress(赛普拉斯) Cypress(赛普拉斯) -
RoHS Details No No No -
Memory Size 36 Mbit 36 Mbit 36 Mbit 36 Mbit -
Organization 4 M x 8 1 M x 36 4 M x 9 4 M x 8 -
Access Time 0.45 ns 0.45 ns 0.45 ns 0.45 ns -
Maximum Clock Frequency 250 MHz 333 MHz 300 MHz 250 MHz -
接口类型
Interface Type
Parallel Parallel Parallel Parallel -
电源电压-最大
Supply Voltage - Max
1.9 V 1.9 V 1.9 V 1.9 V -
电源电压-最小
Supply Voltage - Min
1.7 V 1.7 V 1.7 V 1.7 V -
Supply Current - Max 460 mA 790 mA 520 mA 460 mA -
最小工作温度
Minimum Operating Temperature
0 C - 40 C 0 C 0 C -
最大工作温度
Maximum Operating Temperature
+ 70 C + 85 C + 70 C + 70 C -
安装风格
Mounting Style
SMD/SMT SMD/SMT SMD/SMT SMD/SMT -
封装 / 箱体
Package / Case
FBGA-165 FBGA-165 FBGA-165 FBGA-165 -
系列
Packaging
Tray Tray Reel Tray -
Memory Type QDR QDR QDR QDR -
Moisture Sensitive Yes Yes Yes Yes -
工厂包装数量
Factory Pack Quantity
136 136 1000 136 -
类型
Type
Synchronous Synchronous Synchronous Synchronous -
SLC与MLC NAND FLASH的驱动问题
我看SLC与MLC的DATASHEET没有什么区别 但是驱动程序用于SLC按页读写都正确,用于mlc就不正确,有谁知道用于mlc的驱动程序与用于slc的驱动程序上应该有什么不同之处,谢谢!!!!...
gcj19870623 嵌入式系统
求问WiFi与蓝牙串扰怎么解决
板子上使用的AP6216模块,WiFi连接时开启蓝牙,终端ping百度的响应时间由几十毫秒变为几千毫秒,持续时间好几秒,蓝牙连接后会变稳定,有没有大神遇到类似的情况或者有相关经验,请指教...
xierson 无线连接
【MM32 eMiniBoard测评】+绿植监护器
本帖最后由 jinglixixi 于 2020-12-8 13:28 编辑 起初打算用数字式传感器器设计一个对家居环境检测及提示功能的装置,但其依托的毫秒级和微秒级的延时函数不具备,也就较难实现了,故将设计 ......
jinglixixi 国产芯片交流
迷茫中,嵌入式软件的前途在哪里?
搞了几年的嵌入式软件开发了,各种操作系统下的驱动写了不少,各种操作系统的移植裁减也做了不少了,突然发现没啥可做的了,每天都开始重复性劳动了,除非自己写操作系统去。 前几周郁闷的想去 ......
wangxiongke 嵌入式系统
STEVAL-IDB007V1电池电压检测
今天学习了一下STEVAL-IDB007V1的ADC,在DMA demo基础上实现了电池电压检测。开发板设置如下:JP2需要跳线到BAT这一端 343209 板卡背面需要电池供电: 343210 BlueNRG-1的ADC分为 ......
bkn1860 意法半导体-低功耗射频
用8259中断走马灯
用8255中断走马灯,用debug控制,谁要有程序的话,麻烦把步骤写一下,谢谢...
saqi99 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2009  1408  250  1492  2724  6  4  40  54  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved