电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

NB2308AC5HDTR2G

产品描述Phase Locked Loops - PLL 3.3V Eight Output Zero Delay Buffer
产品类别逻辑    逻辑   
文件大小187KB,共12页
制造商ON Semiconductor(安森美)
官网地址http://www.onsemi.cn
标准
下载文档 详细参数 全文预览

NB2308AC5HDTR2G在线购买

供应商 器件名称 价格 最低购买 库存  
NB2308AC5HDTR2G - - 点击查看 点击购买

NB2308AC5HDTR2G概述

Phase Locked Loops - PLL 3.3V Eight Output Zero Delay Buffer

NB2308AC5HDTR2G规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称ON Semiconductor(安森美)
零件包装代码TSSOP
包装说明TSSOP, TSSOP16,.25
针数16
Reach Compliance Codecompliant
系列2308
输入调节STANDARD
JESD-30 代码R-PDSO-G16
JESD-609代码e4
长度5 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
最大I(ol)0.012 A
湿度敏感等级1
功能数量1
反相输出次数
端子数量16
实输出次数8
最高工作温度70 °C
最低工作温度
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装等效代码TSSOP16,.25
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)260
电源3.3 V
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.2 ns
座面最大高度1.2 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
处于峰值回流温度下的最长时间40
宽度4.4 mm
最小 fmax133.3 MHz

文档预览

下载PDF文档
NB2308A
3.3 V Zero Delay
Clock Buffer
The NB2308A is a versatile, 3.3 V zero delay buffer designed to
distribute high-
-speed clocks. It is available in a 16 pin package. The
part has an on-
-chip PLL which locks to an input clock presented on
the REF pin. The PLL feedback is required to be driven to FBK pin,
and can be obtained from one of the outputs. The input- -output
-to-
propagation delay is guaranteed to be less than 250 ps, and the
output- -output skew is guaranteed to be less than 200 ps.
-to-
The NB2308A has two banks of four outputs each, which can be
controlled by the select inputs as shown in the Select Input Decoding
Table. If all the output clocks are not required, Bank B can be
three-
-stated. The select input also allows the input clock to be directly
applied to the outputs for chip and system testing purposes.
Multiple NB2308A devices can accept the same input clock and
distribute it. In this case the skew between the outputs of the two
devices is guaranteed to be less than 700 ps.
The NB2308A is available in five different configurations (Refer to
NB2308A Configurations Table). The NB2308AI1 is the base part,
where the output frequencies equal the reference if there is no counter
in the feedback path. The NB2308AI1H is the high-
-drive version of
the - and the rise and fall times on this device are much faster.
-1
The NB2308AI2 allows the user to obtain 2X and 1X frequencies on
each output bank. The exact configuration and output frequencies
depends on which output drives the feedback pin. The NB2308AI3
allows the user to obtain 4X and 2X frequencies on the outputs.
The NB2308AI4 enables the user to obtain 2X clocks on all outputs.
Thus, the part is extremely versatile, and can be used in a variety of
applications.
The NB2308AI5H is a high-
-drive version with REF/2 on both
banks.
Features
http://onsemi.com
MARKING
DIAGRAMS*
16
1
SOIC-
-16
D SUFFIX
CASE 751B
1
XXXXXXXXXG
AWLYWW
16
16
16
1
TSSOP-
-16
DT SUFFIX
CASE 948F
1
XXXX
XXXX
ALYWG
G
XXXX = Device Code
A
= Assembly Location
WL, L = Wafer Lot
Y
= Year
WW, W = Work Week
G or
G
= Pb--Free Package
(Note: Microdot may be in either location)
*For additional marking information, refer to
Application Note AND8002/D.
Zero Input -- Output Propagation Delay, Adjustable by Capacitive
Load on FBK Input
Multiple Configurations - Refer to NB2308A Configurations Table
-
Input Frequency Range: 15 MHz to 133 MHz
Multiple Low-
-Skew Outputs
Output-
-Output Skew Less than 200 ps
Device-
-Device Skew Less than 700 ps
Two banks of four outputs, three-
-stateable by two select inputs
Less than 200 ps Cycle- -Cycle Jitter
-to-
Available in 16-
-pin SOIC and TSSOP Packages
3.3 V Operation
Guaranteed Across Commercial and Industrial Temperature Ranges
Advanced 0.35
m
CMOS Technology
These are Pb-
-Free Devices
ORDERING INFORMATION
See detailed ordering and shipping information in the package
dimensions section on page 9 of this data sheet.
Semiconductor Components Industries, LLC, 2010
October, 2010 - Rev. 8
-
1
Publication Order Number:
NB2308A/D
多电源电路的可靠性设计
在通信系统的电路中,大多存在两种以上的电源,实际工程应用中还常有蓄电池提供后备供 电的情况,对于这些电路,在电压变化的过程中,可能会引发电路无效复位或上电失败的故障。 对此, 本文 ......
wzt 电源技术
FS210开发板上Qt4.7.0移植过程
作者:冯老师,华清远见嵌入式学院讲师。1. 搭建Qt开发环境平台1、开发环境:ubuntu 12.04 2、交叉编译链:arm-cortex_a8-linux-gnueabi 3、开发板:FS210 2. Qt移植所需的工具首先,我 ......
farsight2009 嵌入式系统
请教如何用逻辑电路产生这样的时序
如下图,A,B为输入,C为输出, 在B产生一个高电平后,C在A的上升沿输出高电平 C在B的上升沿输出低电平 如果B维持低电平无论A怎么变化,C始终输出低电平 413724 ...
littleshrimp FPGA/CPLD
大伙们折腾过直流无刷电机吗?
里面的结构是怎么样的呢? 三路pwm进去去了哪里? {:1_101:}...
zzzlr stm32/stm8
Vxworks下MPC8247的bootrom开发
我目前向开发一款CPU为MPC8247的BOOTROM,操作系统为vxwokrs5.5,我不想改动过大,请问这个可以参考vxworks提供的哪个开发模板? 有牛人开发过这款CPU的bootrom软件吗?麻烦指导下,谢谢! 我 ......
hdm 实时操作系统RTOS
VHDL语言编写ADC0809数字电压表转换程序
library IEEE;use IEEE.STD_LOGIC_1164.ALL; use IEEE.STD_LOGIC_ARITH.ALL; use IEEE.STD_LOGIC_UNSIGNED.ALL;entity ad_hgq is port( d :in std_logic_vector(7 downto 0);---AD输入; clk ......
博雷德 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2563  958  2258  810  2869  45  30  20  2  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved