电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

849N202CKI-014LFT

产品描述Clock Synthesizer / Jitter Cleaner JITTER ATTENUATOR
产品类别半导体    模拟混合信号IC   
文件大小1MB,共40页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

849N202CKI-014LFT在线购买

供应商 器件名称 价格 最低购买 库存  
849N202CKI-014LFT - - 点击查看 点击购买

849N202CKI-014LFT概述

Clock Synthesizer / Jitter Cleaner JITTER ATTENUATOR

849N202CKI-014LFT规格参数

参数名称属性值
产品种类
Product Category
Clock Synthesizer / Jitter Cleaner
制造商
Manufacturer
IDT(艾迪悌)
RoHSDetails
系列
Packaging
Reel
工厂包装数量
Factory Pack Quantity
5000

文档预览

下载PDF文档
FemtoClock
®
NG Universal Frequency
Translator
849N202
Datasheet
General Description
The 849N202 is a highly flexible FemtoClock® NG general purpose,
low phase noise Universal Frequency Translator / Synthesizer with
alarm and monitoring functions suitable for networking and
communications applications. It is able to generate any output
frequency in the 0.98MHz - 312.5MHz range and most output
frequencies in the 312.5MHz - 1,300MHz range (see Table 3 for
details). A wide range of input reference clocks and a range of
low-cost fundamental mode crystal frequencies may be used as the
source for the output frequency.
The 849N202 has three operating modes to support a very broad
spectrum of applications:
1) Frequency Synthesizer
Features
4
TH
generation FemtoClock® NG technology
Universal Frequency Translator (UFT) / Frequency Synthesizer
Two outputs, individually programmable as LVPECL or LVDS
Both outputs may be set to use 2.5V or 3.3V output levels
Programmable output frequency: 0.98MHz up to 1,300MHz
Zero ppm frequency translation
Two differential inputs support the following input types:
LVPECL, LVDS, LVHSTL, HCSL
Input frequency range: 8kHz - 710MHz
Crystal input frequency range: 16MHz - 40MHz
Two factory-set register configurations for power-up default state
Synthesizes output frequencies from a 16MHz - 40MHz
fundamental mode crystal.
Fractional feedback division is used, so there are no
requirements for any specific crystal frequency to produce the
desired output frequency with a high degree of accuracy.
Applications: PCI Express, Computing, General Purpose
Translates any input clock in the 16MHz - 710MHz frequency
range into any supported output frequency.
This mode has a high PLL loop bandwidth in order to track input
reference changes, such as Spread-Spectrum Clock
modulation, so it will not attenuate much jitter on the input
reference.
Applications: Networking & Communications.
Translates any input clock in the 8kHz -710MHz frequency
range into any supported output frequency.
This mode supports PLL loop bandwidths in the 10Hz - 580Hz
range and makes use of an external crystal to provide
significant jitter attenuation.
2) High-Bandwidth Frequency Translator
Power-up default configuration pin or register selectable
Configurations customized via One-Time Programmable ROM
Settings may be overwritten after power-up via I
2
C
I
2
C Serial interface for register programming
RMS phase jitter at 125MHz, using a 40MHz crystal
(12kHz - 20MHz): 510fs (typical), Low Bandwidth Mode (FracN)
RMS phase jitter at 400MHz, using a 40MHz crystal
(12kHz - 40MHz): 321fs (typical), Synthesizer Mode (Integer FB)
Output supply voltage modes:
V
CC
/V
CCA
/V
CCO
3.3V/3.3V/3.3V
3.3V/3.3V/2.5V (LVPECL only)
2.5V/2.5V/2.5V
-40°C to 85°C ambient operating temperature
Available in lead-free (RoHS 6) package
3) Low-Bandwidth Frequency Translator
This device provides two factory-programmed default power-up
configurations burned into One-Time Programmable (OTP) memory.
The configuration to be used is selected by the CONFIG pin. The two
configurations are specified by the customer and are programmed by
IDT during the final test phase from an on-hand stock of blank
devices. The two configurations may be completely independent of
one another.
One usage example might be to install the device on a line card with
two optional daughter cards: an OC-12 option requiring a 622.08MHz
LVDS clock translated from a 19.44MHz input and a Gigabit Ethernet
option requiring a 125MHz LVPECL clock translated from the same
19.44MHz input reference.
To implement other configurations, these power-up default settings
can be overwritten after power-up using the I
2
C interface and the
device can be completely reconfigured. However, these settings
would have to be re-written next time the device powers-up.
XTALBAD
CLK1BAD
V
CCA
XTAL_IN
XTAL_OUT
V
CC
CLK_SEL
CLK0
nCLK0
V
CC
V
EE
CLK1
nCLK1
1
2
3
4
5
6
7
8
9
10
40 39 38 37 36 35 34 33 32 31
30
29
nc
CLK_ACTIVE
HOLDOVER
Pin Assignment
CLK0BAD
LF1
LF0
V
EE
LOCK_IND
V
CC
OE0
Q0
nQ0
V
CCO
Q1
nQ1
OE1
V
EE
849N202
40 Lead VFQFN
6mm x 6mm x 0.925mm
K Package
Top View
28
27
26
25
24
23
22
21
11 12 13 14 15 16 17 18 19 20
CONFIG
S_A1
S_A0
nc
PLL_BYPASS
SDATA
V
CC
nc
SCLK
nc
©2016 Integrated Device Technology, Inc..
1
Revision B, May 20, 2016
新手小白想学习智能家居需要那些铺垫基础
希望高手指点。看好智能家居的前景特真心求教,本人小白勿喷。切虚心接受教育指导!...
lee008 DIY/开源硬件专区
自动布局
http://jingyan.baidu.com/article/495ba841f57e2738b30edeb1.htmlAD自动布局 ...
曹伟1993 PCB设计
招聘 WINCE 的软件开发工程师
我公司新成立GPS导航仪的开发部门,现在招聘 WINCE 的界面软件开发工程师 要求 1、 本科以上学历,计算机相关专业; 2、 1年以上wince软件开发工作经验; 3、 有WINCE平台 ......
bluecrane 嵌入式系统
我是新手 请教!
我想学USB的无线通信,听别人说要掌握USB的通信协议和无线传输的识别等。我希望大家能给我提供一些建议我应该咋学?看啥书?...
leafeg 嵌入式系统
如何滤掉电源中的毛刺
大家好,小弟之前买了一个220V交流转12V直流的充电器用来作为实验板子的电源。 接上示波器发现输出的12V直流会不规则的出现四个连续的毛刺。。虽然毛刺幅值大概只有0.5V左右,但是对我的实验板 ......
度假的乞丐 电源技术
高频软开关技术应用及发展
1 引言 20世纪60年代开始得到发展和应用的DC-DC PWM“硬开关”功率变换技术,功率开关管导通或关断时,器件上的电压和电流不等于零。因此,功率管的导通和关断都会有较大的功率损耗,而且,开关 ......
simamy 电源技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 68  650  46  1696  1848  44  52  5  38  57 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved