电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

89H32NT24AG2ZCHLI

产品描述PCI Interface IC PCIE SWITCH
产品类别半导体    模拟混合信号IC   
文件大小304KB,共38页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

89H32NT24AG2ZCHLI在线购买

供应商 器件名称 价格 最低购买 库存  
89H32NT24AG2ZCHLI - - 点击查看 点击购买

89H32NT24AG2ZCHLI概述

PCI Interface IC PCIE SWITCH

89H32NT24AG2ZCHLI规格参数

参数名称属性值
产品种类
Product Category
PCI Interface IC
制造商
Manufacturer
IDT(艾迪悌)
RoHSNo
类型
Type
Switch - PCIe
Maximum Clock Frequency125 MHz
Number of Lanes32 Lane
Number of Ports24 Port
工作电源电压
Operating Supply Voltage
1 V, 2.5 V, 3.3 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
FCBGA-484
系列
Packaging
Tray
Data Bus Width32/64 bit
数据速率
Data Rate
256 Gb/s
高度
Height
2.92 mm
长度
Length
23 mm
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
60
VersionGen2
宽度
Width
23 mm

文档预览

下载PDF文档
32-Lane 24-Port PCIe® Gen2
System Interconnect Switch
®
89HPES32NT24AG2
Datasheet
Device Overview
The 89HPES32NT24AG2 is a member of the IDT family of PCI
Express® switching solutions. The PES32NT24AG2 is a 32-lane, 24-
port system interconnect switch optimized for PCI Express Gen2 packet
switching in high-performance applications, supporting multiple simulta-
neous peer-to-peer traffic flows. Target applications include multi-host or
intelligent I/O based systems where inter-domain communication is
required, such as servers, storage, communications, and embedded
systems.
Features
High Performance Non-Blocking Switch Architecture
32-lane, 24-port PCIe switch with flexible port configuration
Integrated SerDes supports 5.0 GT/s Gen2 and 2.5 GT/s
Gen1 operation
Delivers up to 32 GBps (256 Gbps) of switching capacity
Supports 128 Bytes to 2 KB maximum payload size
Low latency cut-through architecture
Supports one virtual channel and eight traffic classes
Port Configurability
Four x8 stacks
Two x8 stacks, each configurable as:
• One x8 port
• Two x4 ports
• Four x2 ports
• Eight x1 ports
• Several combinations of the above lane widths
Two x8 stacks, each configurable as:
• One x8 port
• Two x4 ports
• Four x2 ports
• Several combinations of the above lane widths
Automatic per port link width negotiation
(x8
x4
x2
x1)
Crosslink support
Automatic lane reversal
Per lane SerDes configuration
De-emphasis
Receive equalization
Drive strength
Innovative Switch Partitioning Feature
Supports up to 8 fully independent switch partitions
Logically independent switches in the same device
Configurable downstream port device numbering
Supports dynamic reconfiguration of switch partitions
Dynamic port reconfiguration — downstream, upstream,
non-transparent bridge
Dynamic migration of ports between partitions
Movable upstream port within and between switch partitions
Non-Transparent Bridging (NTB) Support
Supports up to 8 NT endpoints per switch, each endpoint can
communicate with other switch partitions or external PCIe
domains or CPUs
6 BARs per NT Endpoint
Bar address translation
All BARs support 32/64-bit base and limit address translation
Two BARs (BAR2 and BAR4) support look-up table based
address translation
32 inbound and outbound doorbell registers
4 inbound and outbound message registers
Supports up to 64 masters
Unlimited number of outstanding transactions
Multicast
Compliant with the PCI-SIG multicast
Supports 64 multicast groups
Supports multicast across non-transparent port
Multicast overlay mechanism support
ECRC regeneration support
Integrated Direct Memory Access (DMA) Controllers
Supports up to 2 DMA upstream ports, each with 2 DMA chan-
nels
Supports 32-bit and 64-bit memory-to-memory transfers
Fly-by translation provides reduced latency and increased
performance over buffered approach
Supports arbitrary source and destination address alignment
Supports intra- as well as inter-partition data transfers using
the non-transparent endpoint
Supports DMA transfers to multicast groups
Linked list descriptor-based operation
Flexible addressing modes
Linear addressing
Constant addressing
Quality of Service (QoS)
Port arbitration
Round robin
Request metering
IDT proprietary feature that balances bandwidth among
switch ports for maximum system throughput
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
1 of 38
2013 Integrated Device Technology, Inc
December 17, 2013
出一批KSZ8041NLI-TR 以太网收发器芯片全新原装
KSZ8041NLI-TR 有10K 现货,有需求的可以联系15622848410 562328 ...
horsway 淘e淘
基于vs8的智能设备工程中使用CFile类打开文件
请问各位大侠,我在基于vs8的智能设备工程中使用CFile类打开文件时,发现打开不了文件,代码如下: CFile file ; CFileException ex; BOOL bBool = file.Open( _T("123.txt"), CFile::modeRe ......
ktls 嵌入式系统
GD32E230C终于下载烧录成功了
我使用的是KEIL5.25平台,在升级GD32E231C之前一直都能正常使用GD32E230C,自从升级了231开发板之后,230开发板就不能下载烧录了,每次都提示如下图,我将KEIL升级到5.28之后也是如此,试图将 ......
hujj GD32 MCU
求大神看看这段程序有什么问题,为什么用keil编译总是失败
#include #include #include #include #include"stdlib.h" #include"string.h" #define JINGZHEN 48 #define TIME0TH((65536-100*JINGZHEN/12)&0Xff)>>8 #define TIME0TL((65536-100*JI ......
jav 51单片机
MSP430单片机的通用I/O口设置分享
第一章,先学习I/O。I/O的操作是最基本的,而且这些寄存器也都要牢牢掌握。MSP430难就难在它有大量的寄存器需要设置,虽然不是每个都必须掌握,但I/O控制寄存器我觉得肯定还要记住的。    ......
火辣西米秀 微控制器 MCU
有开发过数传电台的吗,有合作
qq:762789187...
Ninth 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 148  180  2849  858  319  2  56  41  21  3 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved