电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8N3Q001KG-0078CDI

产品描述Programmable Oscillators
产品类别无源元件   
文件大小170KB,共21页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

8N3Q001KG-0078CDI在线购买

供应商 器件名称 价格 最低购买 库存  
8N3Q001KG-0078CDI - - 点击查看 点击购买

8N3Q001KG-0078CDI概述

Programmable Oscillators

8N3Q001KG-0078CDI规格参数

参数名称属性值
产品种类
Product Category
Programmable Oscillators
制造商
Manufacturer
IDT(艾迪悌)
产品
Product
XO

文档预览

下载PDF文档
Quad-Frequency Programmable XO IDT8N3Q001 REV G
DATA SHEET
General Description
The IDT8N3Q001 is a Quad-Frequency Programmable Clock
Oscillator with very flexible frequency programming capabilities. The
device uses IDT’s fourth generation FemtoClock® NG technology for
an optimum of high clock frequency and low phase noise
performance. The device accepts 2.5V or 3.3V supply and is
packaged in a small, lead-free (RoHS 6) 10-lead Ceramic 5mm x
7mm x 1.55mm package.
Besides the four default power-up frequencies set by the FSEL0 and
FSEL1 pins, the IDT8N3Q001 can be programmed via the I
2
C
interface to output clock frequencies between 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz to a very high degree of
precision with a frequency step size of 435.9Hz ÷
N
(N is the PLL
output divider). Since the FSEL0 and FSEL1 pins are mapped to 4
independent PLL M and N divider registers (P, MINT, MFRAC and N),
reprogramming those registers to other frequencies under control of
FSEL0 and FSEL1 is supported. The extended temperature range
supports wireless infrastructure, telecommunication and networking
end equipment requirements.
Features
Fourth generation FemtoClock® NG technology
Programmable clock output frequency from 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz
Four power-up default frequencies (see part number order
codes), re-programmable by I
2
C
I
2
C programming interface for the output clock frequency and
internal PLL control registers
Frequency programming resolution is 435.9Hz ÷N
One 2.5V, 3.3V LVPECL clock output
Two control inputs for the power-up default frequency
LVCMOS/LVTTL compatible control inputs
RMS phase jitter @ 156.25MHz (12kHz - 20MHz): 0.244ps
(typical), integer PLL feedback configuration
RMS phase jitter @ 156.25MHz (1kHz - 40MHz): 0.265ps
(typical), integer PLL feedback configuration
Full 2.5V or 3.3V supply modes
-40°C to 85°C ambient operating temperature
Available in Lead-free (RoHS 6) package
Block Diagram
OSC
f
XTAL
÷MINT,
MFRAC
2
25
FSEL1
FSEL0
SCLK
SDATA
OE
Pulldown
Pulldown
Pullup
Pullup
Pullup
Pin Assignment
÷P
PFD
&
LPF
FemtoClock® NG
VCO
1950-2600MHz
÷N
Q
nQ
DNU 1
OE 2
V
EE
3
FSEL0 4
FSEL1 5
10 SCLK
9 SDATA
8 V
CC
7 nQ
6 Q
7
Configuration Register (ROM)
(Frequency, APR, Polarity)
I
2
C Control
IDT8N3Q001
10-lead Ceramic 5mm x 7mm x 1.55mm
package body
CD Package
Top View
IDT8N3Q001GCD REVISION A
MARCH 6, 2012
1
©2012 Integrated Device Technology, Inc.
请推荐逻辑芯片
您好。项目需要一款芯片。功能大概是:8路/16路数字电平(0/5V)输入,编码成3路/4路逻辑电平输出,有带中断输出,当这8路/16路数字电平有上升沿/下降沿的时候,有中断输出。这颗芯片是用于采集 ......
haowei 模拟与混合信号
USB转RS232转换器的问题
...
shaorc 模拟电子
电路中“地”之深究——克服电磁干扰
接地是电路设计中最基础的内容,但又是几乎没人说得清的,几乎每次的培训和交流都会有人问到“老师,有没有一种通用的接地方法可以参考啊?”如果想知道这个问题的答案,请继续耐着性子读下去。 ......
lclhitwh 能源基础设施
关于等待队列的问题
求指点: 因为缺乏实战经验,不知道linux中wait_event_interruptible(waitqueue,flag)中 flag一般是什么作用?要唤醒等待队列必须满足flag置位和wake_up_interruptible执行两个条件是吗? ...
sphshine 嵌入式系统
在线等!!vs2005 mfc下调用windows media player的问题
小弟是初学,问个弱弱的问题 我调用了windows media player的控件后, 加载模块: wmploc.dll的时候出现如下问题 Persistence not supported on OLE control {6BF52A52-394A-11D3-B153-00C04F ......
daviu1234 嵌入式系统
请教 windows ce 5.0 驱动开发
原先没有做过嵌入式驱动开发,现在老板让做一个液晶屏的驱动开发,用的是Windows CE 5.0 我该从什么地方开始学习?应该怎么做? 谢谢各位...
mn14174 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1710  2257  141  2037  2228  11  49  48  26  39 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved