电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS864136GF-167I

产品描述Cache SRAM, 2MX36, 8ns, CMOS, PBGA165, 1 MM PITCH, LEAD FREE, BGA-165
产品类别存储    存储   
文件大小775KB,共31页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准
下载文档 详细参数 全文预览

GS864136GF-167I概述

Cache SRAM, 2MX36, 8ns, CMOS, PBGA165, 1 MM PITCH, LEAD FREE, BGA-165

GS864136GF-167I规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码BGA
包装说明BGA,
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间8 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY
JESD-30 代码R-PBGA-B165
JESD-609代码e1
内存密度75497472 bit
内存集成电路类型CACHE SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量165
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织2MX36
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
Base Number Matches1

文档预览

下载PDF文档
Product Preview
GS864118/32/36F-300/250/200/167
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 165-bump FP-BGA package
• Pb-Free 165-bump BGA package available
4M x 18, 2M x 32, 2M x 36
72Mb Sync Burst SRAMs
300 MHz–167 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
SCD Pipelined Reads
The GS864118/32/36F is a SCD (Single Cycle Deselect)
pipelined synchronous SRAM. DCD (Dual Cycle Deselect)
versions are also available. SCD SRAMs pipeline deselect
commands one stage less than read commands. SCD RAMs
begin turning off their outputs immediately after the deselect
command has been captured in the input registers.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS864118/32/36F operates on a 2.5 V or 3.3 V power
supply. All input are 3.3 V and 2.5 V compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuits and are 3.3 V and 2.5 V compatible.
Functional Description
Applications
The GS864118/32/36F is a 75,497,472-bit high performance
synchronous SRAM with a 2-bit burst address counter.
Although of a type originally developed for Level 2 Cache
applications supporting high performance CPUs, the device
now finds application in synchronous SRAM applications,
ranging from DSP main store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV) and write control inputs (Bx,
BW, GW) are synchronous and are controlled by a positive-
edge-triggered clock input (CK). Output enable (G) and power
down control (ZZ) are asynchronous inputs. Burst cycles can
be initiated with either ADSP or ADSC inputs. In Burst mode,
subsequent burst addresses are generated internally and are
controlled by ADV. The burst address counter may be
configured to count in either linear or interleave order with the
Linear Burst Order (LBO) input. The Burst function need not
be used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Parameter Synopsis
-300
2.3
3.3
400
480
5.5
5.5
285
330
-250
2.5
4.0
340
410
6.5
6.5
245
280
-200
3.0
5.0
290
350
7.5
7.5
220
250
-167
3.5
6.0
260
305
8.0
8.0
210
240
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
Rev: 1.01 3/2005
1/31
© 2004, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
突然提示MDK5.12的License检查失败
上周6还用MDK5.12编译工程,都没有问题,今天编译工程 的时候提示如下。然后我又删除重新装了好几次都不行。。难道和谐的东西不能用了么。。。求大牛给1个能用的。 stm32f0xx_comp.c: Error: C ......
dwlovehome stm32/stm8
Timer事件不响应的问题
EVC编的程序,在PDA上运行。API编程,没有用MFC 窗体的Timer事件不响应,可我把窗体隐藏后,却响应了。可能是什么原因呢?会不会是某些地方阻住了? 设置定时器:SetTimer(pass,1,1000 ,N ......
lingdukongjian 嵌入式系统
STM32外部晶振HSE竟然无法启动,晕...
本人历时N久搞的一个项目,所用芯片具体型号:STM32F103ZET6,之前一段时间光是热衷于硬件设计了,写了个简单的测试程序就没怎么去管了...然后PCB来了开始编程时才发现...外部HSE竟然无法 ......
fangtao123456 stm32/stm8
【设计工具】Xilinx ISE的流程、命令和文件优先级
综合优化:XST:全称为XilinxSynthesis Technology,这是Xilinx ISE里面附带的一个免费的综合工具。Synplify生成文件:netlist网表文件 标准edif文件*.edf; 综合约束传递文件*.ncf; ......
sdjntl FPGA/CPLD
求职疑惑:高校与公司如何选择?
本人是不知名学校的小硕,今年毕业,嵌入式软件,现在可以去一家职业院校当老师,还有另一家公司选择,公司待遇不错,进去就有7.5k,嵌入式行业与本人专业对口,主要是做图形图像解码芯片!各位 ......
yangyun 嵌入式系统
ARM实现网络通信
现在我想设计一个网络,主要使用ARM9200+RTL8305,实现一对多路网络通信功能,ARM9的MII接8305一个端口后其它5个端口通过网线接到5个AC101+ARM9上,把它们这6个ARM配置成同一个网段的IP可以实 ......
liangzuolin ARM技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2528  2697  866  1053  428  51  55  18  22  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved