电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MDU13H-15MC3

产品描述TRIPLE, ECL-INTERFACED FIXED DELAY LINE (SERIES MDU13H)
产品类别逻辑    逻辑   
文件大小27KB,共4页
制造商Data Delay Devices
下载文档 详细参数 全文预览

MDU13H-15MC3概述

TRIPLE, ECL-INTERFACED FIXED DELAY LINE (SERIES MDU13H)

MDU13H-15MC3规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称Data Delay Devices
零件包装代码SOIC
包装说明SOP,
针数16
Reach Compliance Codecompli
Is SamacsysN
JESD-30 代码R-XDSO-G16
长度22.352 mm
逻辑集成电路类型ACTIVE DELAY LINE
功能数量3
抽头/阶步数1
端子数量16
输出特性OPEN-EMITTER
输出极性TRUE
封装主体材料UNSPECIFIED
封装代码SOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE
峰值回流温度(摄氏度)NOT SPECIFIED
可编程延迟线NO
认证状态Not Qualified
座面最大高度7.112 mm
表面贴装YES
技术ECL
端子形式GULL WING
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
总延迟标称(td)15 ns
Base Number Matches1

文档预览

下载PDF文档
MDU13H
TRIPLE, ECL-INTERFACED
FIXED DELAY LINE
(SERIES MDU13H)
FEATURES
Three independent delay lines
Fits standard 16-pin DIP socket
Auto-insertable
Input & outputs fully 10KH-ECL interfaced & buffered
GND
1
16
15
14
13
I1
I2
I3
VEE
5
6
7
8
O1
O2
O3
data
3
®
delay
devices,
inc.
PACKAGES
GND
GND
N/C
N/C
N/C
I1
I2
I3
VEE
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
GND
O1
O2
O3
N/C
N/C
N/C
N/C
MDU13H-xx DIP
MDU13H-xxM Military DIP
MDU13H-xxC3 SMD
MDU13H-xxMC3 Mil SMD
FUNCTIONAL DESCRIPTION
The MDU13H-series device is a 3-in-1 digitally buffered delay line. The
signal inputs (I1-I3) are reproduced at the outputs (O1-O3), shifted in time
by an amount determined by the device dash number (See Table). The
delay lines function completely independently of each other.
PIN DESCRIPTIONS
I1-I3
O1-O3
VEE
GND
Signal Inputs
Signal Outputs
-5 Volts
Ground
SERIES SPECIFICATIONS
Minimum input pulse width:
50% of total delay
Output rise time:
2ns typical
Supply voltage:
-5VDC
±
5%
Power dissipation:
200mw typical (no load)
Operating temperature:
-30° to 85° C
Temp. coefficient of total delay:
100 PPM/°C
DASH NUMBER SPECIFICATIONS
Part
Number
MDU13H-3
MDU13H-4
MDU13H-5
MDU13H-10
MDU13H-15
MDU13H-20
MDU13H-25
MDU13H-30
MDU13H-35
MDU13H-40
MDU13H-45
MDU13H-50
Delay Per
Line (ns)
3
±
1.0
4
±
1.0
5
±
1.0
10
±
1.0
15
±
1.0
20
±
1.0
25
±
2.0
30
±
2.0
35
±
2.0
40
±
2.0
45
±
2.2
50
±
2.5
O1
O2
O3
100%
100%
100%
* Total delay is referenced to first tap output
Input to first tap = 1.5ns
±
1ns
NOTE: Any dash number between 3 and 50
not shown is also available.
VCC
I1
I2
I3
GND
Functional block diagram
©
1997 Data Delay Devices
Doc #97037
12/11/97
DATA DELAY DEVICES, INC.
3 Mt. Prospect Ave. Clifton, NJ 07013
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 451  664  1985  2585  2474  45  47  9  30  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved