电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V285L15TFI

产品描述32K X 18 OTHER FIFO, 10 ns, PQFP64
产品类别存储   
文件大小206KB,共25页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

IDT72V285L15TFI概述

32K X 18 OTHER FIFO, 10 ns, PQFP64

IDT72V285L15TFI规格参数

参数名称属性值
功能数量1
端子数量64
最大工作温度70 Cel
最小工作温度0.0 Cel
最大供电/工作电压3.6 V
最小供电/工作电压3 V
额定供电电压3.3 V
最大存取时间10 ns
加工封装描述PLASTIC, TQFP-64
状态ACTIVE
工艺CMOS
包装形状SQUARE
包装尺寸FLATPACK, LOW PROFILE
表面贴装Yes
端子形式GULL WING
端子间距0.8000 mm
端子涂层TIN LEAD
端子位置QUAD
包装材料PLASTIC/EPOXY
温度等级COMMERCIAL
内存宽度18
组织32K X 18
存储密度589824 deg
操作模式SYNCHRONOUS
位数32768 words
位数32K
周期15 ns
输出使能Yes
内存IC类型OTHER FIFO

文档预览

下载PDF文档
3.3 VOLT CMOS SuperSync FIFO™
32,768 X 18
65,536 X 18
IDT72V275
IDT72V285
.EATURES:
Choose among the following memory organizations:
IDT72V275
32,768 x 18
IDT72V285
65,536 x 18
Pin-compatible with the IDT72V255/72V265 SuperSync FIFOs
10ns read/write cycle time (6.5ns access time)
Fixed, low first word data latency time
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable
settings
Retransmit operation with fixed, low first word data
latency time
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of two preselected offsets
Program partial flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
Independent Read and Write clocks (permit reading and writing
simultaneously)
Available in the 64-pin Thin Quad Flat Pack (TQFP) and the 64-pin
Slim Thin Quad Flat Pack (STQFP)
High-performance submicron CMOS technology
Industrial temperature range (-40°C to +85°C) is available
DESCRIPTION:
The IDT72V275/72V285 are exceptionally deep, high speed, CMOS
First-In-First-Out (FIFO) memories with clocked read and write controls.
These FIFOs offer numerous improvements over previous SuperSync
FIFOs, including the following:
The limitation of the frequency of one clock input with respect to the other
has been removed. The Frequency Select pin (FS) has been removed,
thus it is no longer necessary to select which of the two clock inputs, RCLK
or WCLK, is running at the higher frequency.
The period required by the retransmit operation is now fixed and short.
The first word data latency period, from the time the first word is written to
an empty FIFO to the time it can be read, is now fixed and short. (The
variable clock cycle counting delay associated with the latency period
found on previous SuperSync devices has been eliminated on this
SuperSync family.)
SuperSync FIFOs are particularly appropriate for network, video, telecom-
munications, data communications and other applications that need to buffer
large amounts of data.
.UNCTIONAL BLOCK DIAGRAM
WEN
WCLK
D
0
-D
17
LD SEN
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
WRITE CONTROL
LOGIC
RAM ARRAY
32,768 x 18
65,536 x 18
FLAG
LOGIC
WRITE POINTER
READ POINTER
OUTPUT REGISTER
MRS
PRS
READ
CONTROL
LOGIC
RT
RESET
LOGIC
RCLK
REN
OE
Q
0
-Q
17
4512 drw 01
SuperSyncFIFO is a trademark and the IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
2001
Integrated Device Technology, Inc.
APRIL 2001
DSC-4512/1

推荐资源

寻供应商wince下安装触摸屏
我这边有个客户,想通过瘦客户端+触摸屏的方式在流水线部署多个设备,即时显示一些报表数据,但测试过在HP T5530 wince5.0的机器上面无法安装触摸屏的驱动程序,所以用不了触摸屏显示设备,所以 ......
kennan 嵌入式系统
hercules印象
近日看了下hercules系列。给我的印象是复杂。 除了有两个CPU外,我觉得什么都多 首先分三类产品系列: 这三个分类的软件还不一样还要分 104993 其中嵌入式操作系统又有以下几种可用: 1 ......
ddllxxrr 微控制器 MCU
51单片机 Keil C 延时程序的简单研究
任何人都可以在注明原作者和出处的前提下随意转载这篇文章,但不得用于商业目的。  应用单片机的时候,经常会遇到需要短时间延时的情况。需要的延时时间很短,一般都是几十到几百微妙(us)。有 ......
tytry 51单片机
9B92不能中断;
中断已经在中断向量表中注册。 代码如下: void UART1IntHandler(void); void uartInit(void); // UART1初始化 void uartInit(void) { SysCtlPeripheralEnable(SYSCTL_PERIPH_UAR ......
jinhailu2011 微控制器 MCU
13号综合测评讨论
本帖最后由 paulhyde 于 2014-9-15 03:50 编辑 我们之前是做控制类的,相对硬件电路基础比较差 之前说本届比赛强调模电基础,会不会综合测评是让我们搭一个电路(比如说放大、滤波之类的) ......
虚源草 电子竞赛
c64x+ DSP/BIOS硬件中断的配置
64+的中断系统和以往的不同,中断是基于事件的。整个硬件CPU接收15个中断,实际用户可用12个可屏蔽中断,但系统可以支持最多128个中断源。64+将中断源视为事件"Event",128个事件可以分别 ......
fish001 DSP 与 ARM 处理器

热门文章更多

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1853  1222  2598  1880  2714  38  25  53  55  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved