电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V275L10TFI

产品描述32K X 18 OTHER FIFO, 10 ns, PQFP64
产品类别存储   
文件大小206KB,共25页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

IDT72V275L10TFI概述

32K X 18 OTHER FIFO, 10 ns, PQFP64

IDT72V275L10TFI规格参数

参数名称属性值
功能数量1
端子数量64
最大工作温度70 Cel
最小工作温度0.0 Cel
最大供电/工作电压3.6 V
最小供电/工作电压3 V
额定供电电压3.3 V
最大存取时间10 ns
加工封装描述PLASTIC, TQFP-64
状态ACTIVE
工艺CMOS
包装形状SQUARE
包装尺寸FLATPACK, LOW PROFILE
表面贴装Yes
端子形式GULL WING
端子间距0.8000 mm
端子涂层TIN LEAD
端子位置QUAD
包装材料PLASTIC/EPOXY
温度等级COMMERCIAL
内存宽度18
组织32K X 18
存储密度589824 deg
操作模式SYNCHRONOUS
位数32768 words
位数32K
周期15 ns
输出使能Yes
内存IC类型OTHER FIFO

文档预览

下载PDF文档
3.3 VOLT CMOS SuperSync FIFO™
32,768 X 18
65,536 X 18
IDT72V275
IDT72V285
.EATURES:
Choose among the following memory organizations:
IDT72V275
32,768 x 18
IDT72V285
65,536 x 18
Pin-compatible with the IDT72V255/72V265 SuperSync FIFOs
10ns read/write cycle time (6.5ns access time)
Fixed, low first word data latency time
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable
settings
Retransmit operation with fixed, low first word data
latency time
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of two preselected offsets
Program partial flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
Independent Read and Write clocks (permit reading and writing
simultaneously)
Available in the 64-pin Thin Quad Flat Pack (TQFP) and the 64-pin
Slim Thin Quad Flat Pack (STQFP)
High-performance submicron CMOS technology
Industrial temperature range (-40°C to +85°C) is available
DESCRIPTION:
The IDT72V275/72V285 are exceptionally deep, high speed, CMOS
First-In-First-Out (FIFO) memories with clocked read and write controls.
These FIFOs offer numerous improvements over previous SuperSync
FIFOs, including the following:
The limitation of the frequency of one clock input with respect to the other
has been removed. The Frequency Select pin (FS) has been removed,
thus it is no longer necessary to select which of the two clock inputs, RCLK
or WCLK, is running at the higher frequency.
The period required by the retransmit operation is now fixed and short.
The first word data latency period, from the time the first word is written to
an empty FIFO to the time it can be read, is now fixed and short. (The
variable clock cycle counting delay associated with the latency period
found on previous SuperSync devices has been eliminated on this
SuperSync family.)
SuperSync FIFOs are particularly appropriate for network, video, telecom-
munications, data communications and other applications that need to buffer
large amounts of data.
.UNCTIONAL BLOCK DIAGRAM
WEN
WCLK
D
0
-D
17
LD SEN
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
WRITE CONTROL
LOGIC
RAM ARRAY
32,768 x 18
65,536 x 18
FLAG
LOGIC
WRITE POINTER
READ POINTER
OUTPUT REGISTER
MRS
PRS
READ
CONTROL
LOGIC
RT
RESET
LOGIC
RCLK
REN
OE
Q
0
-Q
17
4512 drw 01
SuperSyncFIFO is a trademark and the IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
2001
Integrated Device Technology, Inc.
APRIL 2001
DSC-4512/1
集成电路设计与硅设计链概述
集成电路设计与硅设计链概述...
feifei 测试/测量
看穷忙族有感,这就是我们的明天么?
今天闲逛,在网上看到的这个图片,也许坛子里有人放过,但也顾不得了,因为它可以引出我接下来要谈的话题: 32224 最近一周,是出奇的忙,再加上之前穷忙族的测试,80%和自己都相似,于 ......
绿茶 工作这点儿事
LoRa到底怎么了?
好久没有听到LoRa的消息了。正当人们有点遗忘它的时候,来自工信部的一则公告,再次把它推向了风口浪尖。   事情是这样的:   几天前,2019年11月28日,工信部发布第52号公告。公告的 ......
火辣西米秀 无线连接
软件测试经典资料大推荐(十)---软件调试修炼之道
本帖最后由 tiankai001 于 2015-5-5 21:32 编辑 软件测试经典资料大推荐(十)---软件调试修炼之道 程序员之间流传着这样一句顺口溜:有人喜欢创造世界,他们做了开发者;有的人喜欢开 ......
tiankai001 下载中心专版
TL16C554接收数据卡住的问题
我搞TL16C554,用查询方式接收。 现在可以接收到数据,可是只能接收两三个数据,就会卡住。 程序如下: do { dat=Read_LSR(1); _nop_(); }while(!(dat&0x01)); LED1=~LED1; ......
chenbingjy DSP 与 ARM 处理器
频率可调分频器设计
新手求教,如何设计一个频率可调的分频器? 在上位机给定一个数据,然后根据这个数据对50M分频,求各位大神指导? ...
boris1230 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 788  2643  961  390  2733  16  54  20  8  56 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved