电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74AHC257D-Q100J

产品描述Encoders, Decoders, Multiplexers u0026 Demultiplexers 74AHC257D-Q100/SO16/REEL 13" Q
产品类别逻辑    逻辑   
文件大小84KB,共17页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 全文预览

74AHC257D-Q100J在线购买

供应商 器件名称 价格 最低购买 库存  
74AHC257D-Q100J - - 点击查看 点击购买

74AHC257D-Q100J概述

Encoders, Decoders, Multiplexers u0026 Demultiplexers 74AHC257D-Q100/SO16/REEL 13" Q

74AHC257D-Q100J规格参数

参数名称属性值
Brand NameNXP Semiconductor
是否Rohs认证符合
厂商名称NXP(恩智浦)
零件包装代码SOP
针数16
制造商包装代码SOT109-1
Reach Compliance Codecompliant

文档预览

下载PDF文档
74AHC257; 74AHCT257
Quad 2-input multiplexer; 3-state
Rev. 02 — 9 May 2008
Product data sheet
1. General description
The 74AHC257; 74AHCT257 is a high-speed Si-gate CMOS device and is pin compatible
with Low-power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard
No. 7-A.
The 74AHC257; 74AHCT257 has four identical 2-input multiplexers with 3-state outputs,
which select 4 bits of data from two sources and are controlled by a common data select
input (S). The data inputs from source 0 (1I0 to 4I0) are selected when input S is LOW and
the data inputs from source 1 (1I1 to 4I1) are selected when input S is HIGH. Data
appears at the outputs (1Y to 4Y) in true (non-inverting) form from the selected inputs.
The 74AHC257; 74AHCT257 is the logic implementation of a 4-pole 2-position switch,
where the position of the switch is determined by the logic levels applied to input S. The
outputs are forced to a high-impedance OFF-state when OE is HIGH.
The logic equations for the outputs are:
1Y = OE
×
(1I1
×
S + 1I0
×
S)
2Y = OE
×
(2I1
×
S + 2I0
×
S)
3Y = OE
×
(3I1
×
S + 3I0
×
S)
4Y = OE
×
(4I1
×
S + 4I0
×
S)
The 74AHC257; 74AHCT257 is identical to the 74AHC258; 74AHCT258, but has
non-inverting (true) outputs.
2. Features
I
I
I
I
I
Balanced propagation delays
All inputs have Schmitt-trigger actions
Non-inverting data path
Inputs accept voltages higher than V
CC
Input levels:
N
For 74AHC257: CMOS level
N
For 74AHCT257: TTL level
I
ESD protection:
N
HBM EIA/JESD22-A114E exceeds 2000 V
N
MM EIA/JESD22-A115-A exceeds 200 V
N
CDM EIA/JESD22-C101C exceeds 1000 V
I
Multiple package options
I
Specified from
−40 °C
to +85
°C
and from
−40 °C
to +125
°C

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1605  1142  2036  2777  214  33  23  41  56  5 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved