电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

89H24NT24G2ZAHL8

产品描述PCI Interface IC
产品类别半导体    模拟混合信号IC   
文件大小238KB,共35页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

89H24NT24G2ZAHL8在线购买

供应商 器件名称 价格 最低购买 库存  
89H24NT24G2ZAHL8 - - 点击查看 点击购买

89H24NT24G2ZAHL8概述

PCI Interface IC

89H24NT24G2ZAHL8规格参数

参数名称属性值
产品种类
Product Category
PCI Interface IC
制造商
Manufacturer
IDT(艾迪悌)
类型
Type
Switch - PCIe
Maximum Clock Frequency125 MHz
Number of Lanes24 Lane
Number of Ports24 Port
工作电源电压
Operating Supply Voltage
1 V, 2.5 V, 3.3 V
最小工作温度
Minimum Operating Temperature
0 C
最大工作温度
Maximum Operating Temperature
+ 70 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
FCBGA-324
Data Bus Width32/64 bit
数据速率
Data Rate
192 Gb/s
VersionGen2

文档预览

下载PDF文档
24-Lane 24-Port PCIe® Gen2
System Interconnect Switch
®
89HPES24NT24G2
Datasheet
Device Overview
The 89HPES24NT24G2 is a member of the IDT family of PCI
Express® switching solutions. The PES24NT24G2 is a 24-lane, 24-port
system interconnect switch optimized for PCI Express Gen2 packet
switching in high-performance applications, supporting multiple simulta-
neous peer-to-peer traffic flows. Target applications include multi-host or
intelligent I/O based systems where inter-domain communication is
required, such as servers, storage, communications, and embedded
systems.
Features
High Performance Non-Blocking Switch Architecture
24-lane, 24-port PCIe switch with flexible port configuration
Integrated SerDes supports 5.0 GT/s Gen2 and 2.5 GT/s
Gen1 operation
Delivers up to 24 GBps (192 Gbps) of switching capacity
Supports 128 Bytes to 2 KB maximum payload size
Low latency cut-through architecture
Supports one virtual channel and eight traffic classes
Port Configurability
Twenty-four x1 ports configurable as follows:
One x8 stack
• Eight x1 ports (ports 0 through 7 are not capable of
merging with an adjacent port)
Two x8 stacks configurable as:
• Two x8 ports
• Four x4 ports
• Eight x2 ports
• Sixteen x1 ports
Automatic per port link width negotiation
(x8
x4
x2
x1)
Crosslink support
Automatic lane reversal
Per lane SerDes configuration
De-emphasis
Receive equalization
Drive strength
Innovative Switch Partitioning Feature
Supports up to 8 fully independent switch partitions
Logically independent switches in the same device
Configurable downstream port device numbering
Supports dynamic reconfiguration of switch partitions
Dynamic port reconfiguration — downstream, upstream,
non-transparent bridge
Dynamic migration of ports between partitions
Movable upstream port within and between switch partitions
Non-Transparent Bridging (NTB) Support
Supports up to 8 NT endpoints per switch, each endpoint can
communicate with other switch partitions or external PCIe
domains or CPUs
6 BARs per NT Endpoint
Bar address translation
All BARs support 32/64-bit base and limit address translation
Two BARs (BAR2 and BAR4) support look-up table based
address translation
32 inbound and outbound doorbell registers
4 inbound and outbound message registers
Supports up to 64 masters
Unlimited number of outstanding transactions
Multicast
Compliant with the PCI-SIG multicast
Supports 64 multicast groups
Supports multicast across non-transparent port
Multicast overlay mechanism support
ECRC regeneration support
Integrated Direct Memory Access (DMA) Controllers
Supports up to 2 DMA upstream ports, each with 2 DMA chan-
nels
Supports 32-bit and 64-bit memory-to-memory transfers
Fly-by translation provides reduced latency and increased
performance over buffered approach
Supports arbitrary source and destination address alignment
Supports intra- as well as inter-partition data transfers using
the non-transparent endpoint
Supports DMA transfers to multicast groups
Linked list descriptor-based operation
Flexible addressing modes
Linear addressing
Constant addressing
Quality of Service (QoS)
Port arbitration
Round robin
Request metering
IDT proprietary feature that balances bandwidth among
switch ports for maximum system throughput
High performance switch core architecture
Combined Input Output Queued (CIOQ) switch architecture
with large buffers
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
1 of 35
2013 Integrated Device Technology, Inc
December 17, 2013
关于参加线上有奖直播活动的一点疑惑
各位好,有没有遇到过在线上参加有奖直播活动的时候,直播活动结束后没通过邮件消息等途径告知自己中奖,对方却打电话来告知自己中奖并确认收货地址。搞的自己一头雾水,怀疑询问地址另有目的。 ......
UUC 聊聊、笑笑、闹闹
【MXCHIP Open1081】+求助啊
能弱弱的问一下OPEN1081的开发套件程序能用串口下嘛 ?是不是必须买个JLINK?本人以前玩STM32的程序都是那串口下进去的啊,没怎么用过JLINK。求助啊。。...
908508455a 无线连接
NPT and PT comparation
100330comparison of PT and NPT cell concept for 600V IGBTs...
安_然 模拟与混合信号
全球半导体第二季库存增加 英特尔是元凶?
全球半导体第二季库存增加 英特尔是元凶? http://www.sina.com.cn 2006年08月04日11:02 赛迪网   【赛迪网讯】8月4日消息,据市场研究公司iSuppli最新报告指出,全球半导体 ......
fighting 模拟电子
差分放大器ADA4932
本帖最后由 萤火 于 2017-5-16 10:13 编辑 请问这个差分放大器中 ,VOCM是共模输入电压,这个电压有什么用呢? 单端接入时信号源电压是1Vp-p,为什么信号源开路电压为2Vp-p 301372 301 ......
萤火 ADI 工业技术
FPGA配置时没有3端口RAM是怎么回事
FPGA配置时没有3端口RAM是怎么回事...
yjm19860704 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 736  1957  931  2831  2377  48  10  33  41  42 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved