电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V36100L6BBG

产品描述FIFO, 64KX36, 4ns, Synchronous, CMOS, PBGA144, 13 X 13 MM, 1MM PITCH, GREEN, PLASTIC, BGA-144
产品类别存储    存储   
文件大小370KB,共48页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

IDT72V36100L6BBG概述

FIFO, 64KX36, 4ns, Synchronous, CMOS, PBGA144, 13 X 13 MM, 1MM PITCH, GREEN, PLASTIC, BGA-144

IDT72V36100L6BBG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明BGA, BGA144,12X12,40
针数144
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间4 ns
其他特性RETRANSMIT; AUTO POWER DOWN; ASYNCHRONOUS MODE IS ALSO POSSIBLE
最大时钟频率 (fCLK)166 MHz
周期时间6 ns
JESD-30 代码S-PBGA-B144
JESD-609代码e1
长度13 mm
内存密度2359296 bit
内存集成电路类型OTHER FIFO
内存宽度36
湿度敏感等级3
功能数量1
端子数量144
字数65536 words
字数代码64000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织64KX36
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA144,12X12,40
封装形状SQUARE
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源3.3 V
认证状态Not Qualified
座面最大高度1.97 mm
最大待机电流0.015 A
最大压摆率0.04 mA
最大供电电压 (Vsup)3.45 V
最小供电电压 (Vsup)3.15 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 VOLT HIGH-DENSITY SUPERSYNC II™
36-BIT FIFO
65,536 x 36
131,072 x 36
IDT72V36100
IDT72V36110
FEATURES:
Choose among the following memory organizations:
IDT72V36100
65,536 x 36
IDT72V36110
131,072 x 36
Higher density, 2Meg and 4Meg SuperSync II FIFOs
Up to 166 MHz Operation of the Clocks
User selectable Asynchronous read and/or write ports (PBGA Only)
User selectable input and output port bus-sizing
- x36 in to x36 out
- x36 in to x18 out
- x36 in to x9 out
- x18 in to x36 out
- x9 in to x36 out
Big-Endian/Little-Endian user selectable byte representation
5V input tolerant
Fixed, low first word latency
Zero latency retransmit
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
Selectable synchronous/asynchronous timing modes for Almost-
Empty and Almost-Full flags
Program programmable flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
JTAG port, provided for Boundary Scan function (PBGA Only)
Independent Read and Write Clocks (permit reading and writing
simultaneously)
Available in a 128-pin Thin Quad Flat Pack (TQFP) or a 144-pin Plastic
Ball Grid Array (PBGA) (with additional features)
Pin compatible to the SuperSync II (IDT72V3640/72V3650/72V3660/
72V3670/72V3680/72V3690) family
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
*Available on the PBGA package only.
D
0
-D
n
(x36, x18 or x9)
WEN
WCLK/WR
LD SEN
*
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
PFM
FSEL0
FSEL1
*
ASYW
WRITE CONTROL
LOGIC
RAM ARRAY
65,536 x 36
131,072 x 36
WRITE POINTER
FLAG
LOGIC
READ POINTER
BE
IP
BM
IW
OW
MRS
PRS
CONTROL
LOGIC
BUS
CONFIGURATION
RESET
LOGIC
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
RM
ASYR
*
RCLK/RD
*
*
**
*
TCK
TRST
TMS
TDI
TDO
JTAG CONTROL
(BOUNDARY
SCAN)
*
OE
Q
0
-Q
n
(x36, x18 or x9)
REN
*
6117 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SuperSync II FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©
2008 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
OCTOBER 2008
DSC-6117/14
关于vxworks下的信号量问题????
在程序中一般使用semTake(sem,WAIT_FOREVER)函数来实现信号量的等待,我想问的是:除了semGive函数释放信号量外 还有哪些因素导致sem信号量被释放(不修改该信号量的内存地址)? 我之所以这 ......
icyshuai 实时操作系统RTOS
有奖下载Intel最新白皮书《软件定义的联网和电信云端 分阶段实施方法 》(已颁奖)
颁奖链接:>>下载Intel白皮书《软件定义的联网和电信云端 分阶段实施方法 》赢好礼颁奖礼 :) 下载Intel最新白皮书——《软件定义的联网和电信云端 分阶段实施方法 》,我们将会从参与活 ......
EEWORLD社区 无线连接
【内涵图】普通地铁站 vs 中关村地铁站
134857...
wangfuchong 聊聊、笑笑、闹闹
转让中国知网电子期刊,《单片机与嵌入式系统应用》2011全年版,原价100元
RT,现欲5折转让,要的话联系QQ:664594228...
wyl5581306 淘e淘
网络断了为什么会影响WINCE操作系统???
情况是这样的: 我用PC104搭建了一个控制系统,使用PB定制了一个操作系统,通过网络下载操作系统和应用程序。当OS和APP导入到设备中正常运行后,如果某一时刻PC机跟设备之间的网络通讯因某种原 ......
adadad111 嵌入式系统
求助!PIC16f877产生的PWM.
产生的PWM波驱动半桥,得是互补的波形,但我只能产生两个同步只是占空比的波形,怎么能实现产生半桥互补,也就是延时半个周期的PWM波啊?...
xiaoxiaoluohen Microchip MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 712  2459  2734  1840  1212  16  20  42  28  22 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved