电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY22392ZXC-390T

产品描述Clock Generators u0026 Support Products
产品类别半导体    模拟混合信号IC   
文件大小1MB,共14页
制造商Cypress(赛普拉斯)
下载文档 详细参数 选型对比 全文预览

CY22392ZXC-390T在线购买

供应商 器件名称 价格 最低购买 库存  
CY22392ZXC-390T - - 点击查看 点击购买

CY22392ZXC-390T概述

Clock Generators u0026 Support Products

CY22392ZXC-390T规格参数

参数名称属性值
产品种类
Product Category
Clock Generators & Support Products
制造商
Manufacturer
Cypress(赛普拉斯)
类型
Type
Programmable Clock Generators

文档预览

下载PDF文档
CY22392
Three-PLL General Purpose
Flash Programmable Clock Generator
Three-PLL General Purpose Flash Programmable Clock Generator
Features
Improves frequency accuracy over temperature, age, process,
and initial offset.
Nonvolatile programming enables easy customization, fast
turnaround, performance tweaking, design timing margin
testing, inventory control, lower part count, and more secure
product supply. In addition, any part in the family can also be
programmed multiple times, which reduces programming
errors and provides an easy upgrade path for existing designs.
In-house programming of samples and prototype quantities is
available using the CY3672 development kit. Production
quantities are available through Cypress Semiconductor’s
value added distribution partners or by using third party
programmers from BP Microsystems, HiLo Systems, and
others.
Performance
suitable
for
high-end
multimedia,
communications, industrial, A/D Converters, and consumer
applications.
Supports numerous low power application schemes and
reduces EMI by enabling unused outputs to be turned off.
Adjusts crystal drive strength for compatibility with virtually all
crystals.3-bit external frequency select options for PLL1, CLKA,
and CLKB.
Industry-standard supply voltage.Industry-standard packaging
saves on board space.Easy to use software support for design
entry.
Three Integrated Phase-locked Loops
Ultra Wide Divide Counters (8-bit Q, 11-bit P, and 7-bit Post
Divide)
Improved Linear Crystal Load Capacitors
Flash Programmability
Field Programmable
Low-jitter, High-accuracy Outputs
Power Management Options (Shutdown, OE, Suspend)
Configurable Crystal Drive Strength
Frequency Select through three External LVTTL Inputs
3.3 V Operation
16-pin TSSOP and SOIC Packages
CyClocksRT™ Support
Benefits
Generates up to three unique frequencies on six outputs up to
200 MHz from an external source. Functional upgrade for
current CY2292 family.
Enables 0 ppm frequency generation and frequency
conversion under the most demanding applications.
Functional Description
For a complete list of related documentation, click
here.
Logic Block Diagram
XTALIN
XTALOUT
OSC.
XBUF
CONFIGURATION
FLASH
PLL1
11 BIT P
8 BIT Q
PLL2
11 BIT P
8 BIT Q
PLL3
11 BIT P
8 BIT Q
4x4
Crosspoint
Switch
Divider
/2,3, or 4
CLKE
SHUTDOWN/OE
S0
S1
S2/SUSPEND
Divider
7 BIT
Divider
7 BIT
CLKD
CLKC
Divider
7 BIT
Divider
7 BIT
CLKB
CLKA
Cypress Semiconductor Corporation
Document Number: 38-07013 Rev. *L
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised September 28, 2016

CY22392ZXC-390T相似产品对比

CY22392ZXC-390T CY22392ZXC-395T CY22392FXA CY22392ZXC-398 CY22392KZXC-345T CY22392KZXI-353 CY22392ZXI-388
描述 Clock Generators u0026 Support Products Phase Locked Loops - PLL 3.45 V, Programmable Clocks Clock Generators u0026 Support Products Programmable Clocks Clock Generators u0026 Support Products Clock Generators u0026 Support Products 3-PLL Serial-Program FL-Program Clk Gen Clock Generators u0026 Support Products Programmable Clocks
产品种类
Product Category
Clock Generators & Support Products Phase Locked Loops - PLL Clock Generators & Support Products Clock Generators & Support Products Clock Generators & Support Products Clock Generators & Support Products Clock Generators & Support Products
制造商
Manufacturer
Cypress(赛普拉斯) Cypress(赛普拉斯) Cypress(赛普拉斯) Cypress(赛普拉斯) Cypress(赛普拉斯) Cypress(赛普拉斯) Cypress(赛普拉斯)
类型
Type
Programmable Clock Generators - Clock Generators - Programmable Clock Generators Programmable Clock Generators Programmable Clock Generators
系列
Packaging
- Reel Tube - - Tube Tube
帮忙解决vhdl:quartus7.2 在运行if..genarate遇到的问题
本人在quartus7.2运行如下vhdl代码: library ieee; use ieee.std_logic_1164.all; entity shift is generic (len:integer); port(a,clk:in std_logic; b:out std_ ......
kittenqq 嵌入式系统
关于FPGA编译后结果能否转换为源代码的思考?
1. FPGA 编译后的. POF 和. SOF 文件 能否转换为 VHDL 或VERILOG ? 或者 XILINX 编译后的.JED 文件能否能否转换为 VHDL 或VERILOG ? 我想这个问题 如果能反推, 理论上应该可行的. 比如 单片机 ......
eeleader FPGA/CPLD
上传基于STM32F103RBT6 的MINI板 资料!
107676 107678 107679 107680 107682 这是一款以STM32F103RBT6为控制器,配置有CAN总线、RS485总线接口的MINI 开发板。既适合初学者学习用,又方便工程师做项目开发前做基于STM32系列控 ......
jiaxinhui2011 stm32/stm8
textbox获得焦点时打开输入法出现的问题
我想在textbox获得焦点时,自动打开输入法 我在textbox的getfocus事件中时这样写的: inputMethod.setIME(true); inputPanel1.Enabled = true; inputMethod 是callInputMethod的一个实例 ......
zhaojiang1 嵌入式系统
怎么通过OPEN AT用C语言编写GPRS拨号连接到服务器的程序?
怎么通过OPEN AT用C语言编写GPRS拨号连接到服务器的程序?如题 我是个新手,很多问题都不知道,比如GPRS的通信机制。 是不是首先初始化GPRS,然后怎么办 用什么WIP函数呢? 请高人指点 , ......
gdgaodeyong 编程基础
msp430f149有关SPI通信问题
程序是 void SPI_init(void) { open_xt2(); UCTL1=SWRST;//开启设置 UTCTL1=CKPH+SSEL1+STC;//选择SMCLK UCTL1|=CHAR+SYNC+MM;//8为数据 SPI模式 UBR01=0x03;//波特率设置 ......
xfzl 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2734  776  2010  2727  2418  13  53  55  6  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved