电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

NB2304AI1DR2G

产品描述USB Interface IC USB to Basic Serial UART IC SSOP-16
产品类别逻辑    逻辑   
文件大小146KB,共7页
制造商ON Semiconductor(安森美)
官网地址http://www.onsemi.cn
下载文档 详细参数 选型对比 全文预览

NB2304AI1DR2G在线购买

供应商 器件名称 价格 最低购买 库存  
NB2304AI1DR2G - - 点击查看 点击购买

NB2304AI1DR2G概述

USB Interface IC USB to Basic Serial UART IC SSOP-16

NB2304AI1DR2G规格参数

参数名称属性值
Brand NameON Semiconductor
是否无铅不含铅
零件包装代码SOIC
包装说明SOP, SOP8,.25
针数8
制造商包装代码751-07
Reach Compliance Codecompliant
Factory Lead Time1 week
系列2304
输入调节STANDARD
JESD-30 代码R-PDSO-G8
JESD-609代码e3
长度4.9 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
最大I(ol)0.008 A
湿度敏感等级1
功能数量1
反相输出次数
端子数量8
实输出次数4
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装等效代码SOP8,.25
封装形状RECTANGULAR
封装形式SMALL OUTLINE
峰值回流温度(摄氏度)260
电源3.3 V
Prop。Delay @ Nom-Sup0.25 ns
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.2 ns
座面最大高度1.75 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin (Sn)
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间40
宽度3.9 mm
最小 fmax133.3 MHz
Base Number Matches1

文档预览

下载PDF文档
NB2304A
3.3 V Zero Delay
Clock Buffer
The NB2304A is a versatile, 3.3 V zero delay buffer designed to
distribute high-
-speed clocks in PC, workstation, datacom, telecom
and other high-
-performance applications. It is available in an 8 pin
package. The part has an on-
-chip PLL which locks to an input clock
presented on the REF pin. The PLL feedback is required to be driven
to FBK pin, and can be obtained from one of the outputs. The
input- -output propagation delay is guaranteed to be less than
-to-
250 ps, and the output- -output skew is guaranteed to be less than
-to-
200 ps.
The NB2304A has two Banks of two outputs each. Multiple
NB2304A devices can accept the same input clock and distribute it. In
this case, the skew between the outputs of the two devices is
guaranteed to be less than 500 ps.
The NB2304A is available in two different configurations (Refer to
NB2304A Configurations Table). The NB2304AI1 is the base part,
where the output frequencies equal the reference if there is no counter
in the feedback path. The NB2304AI1H is the high-
-drive version of
the - and the rise and fall times on this device are much faster.
-1
The NB2304AI2 allows the user to obtain REF, 1/2 X and 2X
frequencies on each output Bank. The exact configuration and output
frequencies depend on which output drives the feedback pin.
Features
http://onsemi.com
MARKING
DIAGRAM*
8
8
1
SOIC-
-8
D SUFFIX
CASE 751
1
XXXX
ALYW
G
XXXX
A
L
Y
W
G
= Device Code
= Assembly Location
= Wafer Lot
= Year
= Work Week
= Pb--Free Package
*For additional marking information, refer to
Application Note AND8002/D.
Zero Input -- Output Propagation Delay, Adjustable by Capacitive
Load on FBK Input
Multiple Configurations - Refer to NB2304A Configurations Table
-
Input Frequency Range: 15 MHz to 133 MHz
Multiple Low-
-Skew Outputs
Output-
-Output Skew < 200 ps
Device-
-Device Skew < 500 ps
Two Banks of Four Outputs
Less than 200 ps Cycle- -Cycle Jitter (- -
-to-
-1, -1H, -
-5H)
Available in Space Saving, 8 pin 150 mil SOIC Package
3.3 V Operation
Advanced 0.35
m
CMOS Technology
Guaranteed Across Commercial and Industrial Temperature Ranges
These are Pb-
-Free Devices
ORDERING INFORMATION
See detailed ordering and shipping information in the package
dimensions section on page 6 of this data sheet.
Semiconductor Components Industries, LLC, 2010
October, 2010 - Rev. 9
-
1
Publication Order Number:
NB2304A/D

NB2304AI1DR2G相似产品对比

NB2304AI1DR2G NB2304AI2DG NB2304AI1DG NB2304AI1HDR2G
描述 USB Interface IC USB to Basic Serial UART IC SSOP-16 High Frequency / RF Relays 140 mW 3 V 10 Operational Amplifiers - Op Amps Analog Comparators Single Low Power Comparator
Brand Name ON Semiconductor ON Semiconductor ON Semiconductor ON Semiconductor
是否无铅 不含铅 不含铅 不含铅 不含铅
零件包装代码 SOIC SOIC SOIC SOIC
包装说明 SOP, SOP8,.25 SOP, SOP8,.25 SOP, SOP8,.25 SOP, SOP8,.25
针数 8 8 8 8
制造商包装代码 751-07 751-07 751-07 751-07
Reach Compliance Code compliant compliant compliant compliant
系列 2304 2304 2304 2304
输入调节 STANDARD STANDARD STANDARD STANDARD
JESD-30 代码 R-PDSO-G8 R-PDSO-G8 R-PDSO-G8 R-PDSO-G8
JESD-609代码 e3 e3 e3 e3
长度 4.9 mm 4.9 mm 4.9 mm 4.9 mm
逻辑集成电路类型 PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
最大I(ol) 0.008 A 0.008 A 0.008 A 0.012 A
湿度敏感等级 1 1 1 1
功能数量 1 1 1 1
端子数量 8 8 8 8
实输出次数 4 4 4 4
最高工作温度 85 °C 85 °C 85 °C 85 °C
最低工作温度 -40 °C -40 °C -40 °C -40 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 SOP SOP SOP SOP
封装等效代码 SOP8,.25 SOP8,.25 SOP8,.25 SOP8,.25
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE
峰值回流温度(摄氏度) 260 260 260 260
电源 3.3 V 3.3 V 3.3 V 3.3 V
Prop。Delay @ Nom-Sup 0.25 ns 0.25 ns 0.25 ns 0.25 ns
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.2 ns 0.4 ns 0.2 ns 0.2 ns
座面最大高度 1.75 mm 1.75 mm 1.75 mm 1.75 mm
最大供电电压 (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V
最小供电电压 (Vsup) 3 V 3 V 3 V 3 V
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES
技术 CMOS CMOS CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
端子面层 Tin (Sn) Tin (Sn) Tin (Sn) Tin (Sn)
端子形式 GULL WING GULL WING GULL WING GULL WING
端子节距 1.27 mm 1.27 mm 1.27 mm 1.27 mm
端子位置 DUAL DUAL DUAL DUAL
处于峰值回流温度下的最长时间 40 40 40 40
宽度 3.9 mm 3.9 mm 3.9 mm 3.9 mm
最小 fmax 133.3 MHz 133.3 MHz 133.3 MHz 133.3 MHz
Factory Lead Time 1 week 1 week 1 week -
Base Number Matches 1 1 1 -
在Linux中安装turbo c
我现在刚开始学嵌入式开发,要用到c语言开发,我想请问一下怎么样在Linux虚拟机中安装turbo c,我用的Linux是 RedHat 9.0版本...
christine Linux开发
模拟厂商如何应对手机产品提出的挑战?
整个手机产业目前的状况似乎已经陷入一种以价格竞争的阶段,有点像电视机市场。手机好像已经不属于我们印象中的高科技产品,几百块钱的手机就已经具备很丰富的功能,如音乐、拍照、摄像、手写输 ......
clj2004000 模拟电子
出正点原子stm32战舰开发板
正点原子STM32战舰开发板(99新) 就上了几次电,我本人后面转fpga,dsp方向,就放置了,一直没有时间学习,最近看板子一直在吃灰,就拿来出了。 开发板*1,3.5寸液晶*1,JLINKV8*1,ENC28J60 ......
zhouluopei 淘e淘
IAR5.5和5.4下载
听学长说5.4比较稳定:) 链接:http://pan.baidu.com/s/1eQrbJJO 密码:s2vj第一次分享资料:) ...
屌丝卫庄 微控制器 MCU
关于arm Cortex-A9多核MPcore中ACP的问题
如题,最近在看Arm Cortex-A9多核MPcore中ACP相关资料和代码,ACP(加速器一致性接口),有哪位大神知道了解其具体作用么?在多核系统中,如何去配置? ...
EdwardsThompson ARM技术
Coding for SSDs – Part 3: Pages, Blocks, and the Flash Translation Layer
This is Part 3 over 6 of “Coding for SSDs”, covering Sections 3 and 4. For other parts and sections, you can refer to the Table to Contents. This is a series of articles that I w ......
白丁 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1425  245  485  2483  1736  19  22  10  32  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved