电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72200L15TP

产品描述FIFO SYNCHRONOUS FIFO 256X8
产品类别存储   
文件大小247KB,共11页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

72200L15TP在线购买

供应商 器件名称 价格 最低购买 库存  
72200L15TP - - 点击查看 点击购买

72200L15TP概述

FIFO SYNCHRONOUS FIFO 256X8

72200L15TP规格参数

参数名称属性值
产品种类
Product Category
FIFO
制造商
Manufacturer
IDT(艾迪悌)
RoHSNo
Data Bus Width8 bit
Bus DirectionUnidirectional
Memory Size2 kbit
Timing TypeSynchronous
Organization256 x 8
Number of Circuits1
Maximum Clock Frequency66.7 MHz
Access Time15 ns
电源电压-最大
Supply Voltage - Max
5.5 V
电源电压-最小
Supply Voltage - Min
4.5 V
Supply Current - Max40 mA
最大工作温度
Maximum Operating Temperature
+ 70 C
封装 / 箱体
Package / Case
PDIP-28
系列
Packaging
Tube
高度
Height
3.3 mm
长度
Length
34.3 mm
最小工作温度
Minimum Operating Temperature
0 C
安装风格
Mounting Style
Through Hole
工厂包装数量
Factory Pack Quantity
14
宽度
Width
7.62 mm
单位重量
Unit Weight
0.147798 oz

文档预览

下载PDF文档
CMOS SyncFIFO™
64 x 8, 256 x 8,
512 x 8, 1,024 x 8,
2,048 x 8 and 4,096 x 8
FEATURES:
IDT72420
IDT72200
IDT72210
IDT72220
IDT72230
IDT72240
64 x 8-bit organization (IDT72420)
256 x 8-bit organization (IDT72200)
512 x 8-bit organization (IDT72210)
1,024 x 8-bit organization (IDT72220)
2,048 x 8-bit organization (IDT72230)
4,096 x 8-bit organization (IDT72240)
10 ns read/write cycle time (IDT72420/72200/72210/72220/72230/
72240)
Read and Write Clocks can be asynchronous or coincidental
Dual-Ported zero fall-through time architecture
Empty and Full flags signal FIFO status
Almost-Empty and Almost-Full flags set to Empty+7 and Full-7,
respectively
Output enable puts output data bus in high-impedance state
Produced with advanced submicron CMOS technology
Available in 28-pin 300 mil plastic DIP
For surface mount product please see the IDT72421/72201/72211/
72221/72231/72241 data sheet
Green parts available, see ordering information
DESCRIPTION:
The IDT72420/72200/72210/72220/72230/72240 SyncFIFO™ are very
high-speed, low-power First-In, First-Out (FIFO) memories with clocked read
and write controls. These devices have a 64, 256, 512, 1,024, 2,048, and 4,096
x 8-bit memory array, respectively. These FIFOs are applicable for a wide
variety of data buffering needs, such as graphics, Local Area Networks (LANs),
and interprocessor communication.
These FIFOs have 8-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and a Write Enable pin (WEN). Data is written
into the Synchronous FIFO on every clock when
WEN
is asserted. The output
port is controlled by another clock pin (RCLK) and a Read Enable pin (REN).
The Read Clock can be tied to the Write Clock for single clock operation or the
two clocks can run asynchronous of one another for dual clock operation. An
Output Enable pin (OE) is provided on the read port for three-state control of
the output.
These Synchronous FIFOs have two endpoint flags, Empty (EF) and Full
(FF). Two partial flags, Almost-Empty (AE) and Almost-Full (AF), are provided
for improved system control. The partial (AE) flags are set to Empty+7 and Full-
7 for
AE
and
AF
respectively.
These FIFOs are fabricated using high-speed submicron CMOS technol-
ogy.
FUNCTIONAL BLOCK DIAGRAM
D0 - D7
WCLK
WEN
INPUT REGISTER
FLAG
LOGIC
RAM ARRAY
64 x 8, 256 x 8,
512 x 8, 1,024 x 8,
2,048 x 8, 4,096 x 8
EF
AE
AF
FF
WRITE CONTROL
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
RS
OE
Q0 - Q7
REN
2680 drw01
IDT, IDT logo are registered trademarks of Integrated Device Technology, Inc. The SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
JULY 2013
DSC-2680/6
©2013
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
1
手机电视商业模式探讨
手机电视商业模式探讨 2006-7-13 手机电视目前尚未盈利,其产业结构和商业模式也仍处于理论水平和实验室阶段。作为手机电视支持者的各方利益集团都不是弱者,因此,该业务如何赢利,手机产业链 ......
hkn 无线连接
【连载】【ALIENTEK 战舰STM32开发板】STM32开发指南--第五十七章 ENC28J60网络实验
第五十七章 ENC28J60网络实验 本章,我们将向大家介绍ALIENTEK ENC28J60网络模块及其使用。本章,我们将使用ALIENTEK ENC28J60网络模块和uIP 1.0实现:TCP服务器、TCP客服端以及WEB服务器等三 ......
正点原子 stm32/stm8
有关嵌入式编程变量赋值问题
定义一个全局变量A,并同赋初值A=2,在编译过程全局变A=2的值是在数据段(data),可试图启动过程改变全局变量的值,启动过程是用汇编实现,赋A=1,可实现的结果A=2,不知为什么不能改变A的值, ......
pin1983119 嵌入式系统
F7设计小分队--auto peach
...
automomaek stm32/stm8
求助!50Mhz正弦信号输出问题?
如何用无源晶振构建一个比较规矩的正弦信号,这个信号是给模拟电路用的不是数字电路,要求输出干净!不是数字用的倍频方波哦!!!...
bigbat 模拟电子
ucos_ii
ucos系统默认是装在c盘的,怎么让他和编译器bc31一起放在d盘下同样可以运行呢?...
icesongqiang 实时操作系统RTOS

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2726  1695  191  2495  1553  48  23  58  4  42 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved