电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V253L6BC

产品描述FIFO 8Kx9/ 4Kx18 3.3V SUPER SYNC II FIFO
产品类别存储   
文件大小539KB,共45页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

72V253L6BC在线购买

供应商 器件名称 价格 最低购买 库存  
72V253L6BC - - 点击查看 点击购买

72V253L6BC概述

FIFO 8Kx9/ 4Kx18 3.3V SUPER SYNC II FIFO

72V253L6BC规格参数

参数名称属性值
产品种类
Product Category
FIFO
制造商
Manufacturer
IDT(艾迪悌)
RoHSNo
电源电压-最大
Supply Voltage - Max
3.45 V
电源电压-最小
Supply Voltage - Min
3.15 V
封装 / 箱体
Package / Case
CABGA-100
系列
Packaging
Tray
高度
Height
1.4 mm
长度
Length
11 mm
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
1
宽度
Width
11 mm

文档预览

下载PDF文档
3.3 VOLT HIGH-DENSITY SUPERSYNC II™ NARROW BUS FIFO
512 x 18/1,024 x 9, 1,024 x 18/2,048 x 9
IDT72V223, IDT72V233
IDT72V243, IDT72V253
2,048 x 18/4,096 x 9, 4,096 x 18/8,192 x 9
IDT72V263, IDT72V273
8,192 x 18/16,384 x 9, 16,384 x 18/32,768 x 9
IDT72V283, IDT72V293
32,768 x 18/65,536 x 9, 65,536 x 18/131,072 x 9
FEATURES:
Choose among the following memory organizations:
IDT72V223
512 x 18/1,024 x 9
IDT72V233
1,024 x 18/2,048 x 9
IDT72V243
2,048 x 18/4,096 x 9
IDT72V253
4,096 x 18/8,192 x 9
IDT72V263
8,192 x 18/16,384 x 9
IDT72V273
16,384 x 18/32,768 x 9
IDT72V283
32,768 x 18/65,536 x 9
IDT72V293
65,536 x 18/131,072 x 9
Functionally compatible with the IDT72V255LA/72V265LA and
IDT72V275/72V285 SuperSync FIFOs
Up to 166 MHz Operation of the Clocks
User selectable Asynchronous read and/or write ports (BGA Only)
User selectable input and output port bus-sizing
- x9 in to x9 out
- x9 in to x18 out
- x18 in to x9 out
- x18 in to x18 out
Pin to Pin compatible to the higher density of IDT72V2103/72V2113
Big-Endian/Little-Endian user selectable byte representation
5V tolerant inputs
Fixed, low first word latency
Zero latency retransmit
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
Selectable synchronous/asynchronous timing modes for Almost-
Empty and Almost-Full flags
Program programmable flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
JTAG port, provided for Boundary Scan function (BGA Only)
Independent Read and Write Clocks (permit reading and writing
simultaneously)
Available in a 80-pin Thin Quad Flat Pack (TQFP) or a 100-pin Ball
Grid Array (BGA) (with additional features)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
*Available on the
BGA package only.
D
0
-D
n
(x9 or x18)
WEN
WCLK/WR
*
INPUT REGISTER
LD SEN
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
PFM
FSEL0
FSEL1
*
ASYW
WRITE CONTROL
LOGIC
WRITE POINTER
RAM ARRAY
512 x 18 or 1,024 x 9
1,024 x 18 or 2,048 x 9
2,048 x 18 or 4,096 x 9
4,096 x 18 or 8,192 x 9
8,192 x 18 or 16,384 x 9
16,384 x 18 or 32,768 x 9
32,768 x 18 or 65,536 x 9
65,536 x 18 or 131,072 x 9
FLAG
LOGIC
READ POINTER
BE
IP
IW
OW
MRS
PRS
CONTROL
LOGIC
BUS
CONFIGURATION
RESET
LOGIC
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
RM
ASYR
*
RCLK/RD
*
*
*
**
TCK
TRST
TMS
TDI
TDO
JTAG CONTROL
(BOUNDARY SCAN)
*
OE
Q
0
-Q
n
(x9 or x18)
REN
*
4666 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SuperSync II FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©2014
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
JULY 2014
DSC-4666/17
基于单片机的带SD卡的MP3播放器
想做一个基于单片机的带SD卡的MP3播放器,但是知之甚少,想请高手给点相关资料,谢谢!...
hyp73 单片机
晒WEBENCH设计的过程+ACDC 12V1A电源设计
在WEBENCH页面的电源设计中,可以设计ACDC电源。此处设计一个110-220V输入,12V1A输出的电源。 和DCDC设计差不多,首先在WEBENCH页面输入参数,注意输入电源选择AC。 167495 点击开始设计, ......
闲云潭影 模拟与混合信号
发送AT\r后无回应?
我的程序如下: 程序阻塞在read函数中,不能返回...... #include #include #include #include #include // Set baud rate int set_speed(int fd, speed_t speed) { stru ......
CHB1948 嵌入式系统
micropython为esp32-S2/S3芯片增加 UF2 固件格式
esp32: Create .uf2 binaries for S2 and S3 chips. 586712 ...
dcexpert MicroPython开源版块
制作BeagleBoneBlack的ubuntu系统
http://blog.chinaunix.net/uid-2413049-id-4108308.html 玩儿bbb的一点经验,自己做的时候走了很多弯路,希望对后来者有用吧。 欢迎同好指证错误,或者添砖加瓦。 ...
vinge DSP 与 ARM 处理器
血腥可怕的创意枕头个性设计
有点恐怖哦  我不知道这个像是血液流淌般的枕头是可怕还是搞笑,但有一点是确定的,绝对的有创意。你可以用这个枕头弄个恶作剧恫吓你的所有朋友,但千万要慎用,尤其是在家里千万不 ......
xyh_521 创意市集

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1439  2182  1850  1910  1880  49  14  20  57  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved