电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MGA-565P8-TR1

产品描述Multilayer Ceramic Capacitors MLCC - SMD/SMT 0402 4.7uF 6.3volts *Derate Voltage/Temp
产品类别无线/射频/通信    射频和微波   
文件大小260KB,共12页
制造商Broadcom(博通)
标准
下载文档 详细参数 全文预览

MGA-565P8-TR1在线购买

供应商 器件名称 价格 最低购买 库存  
MGA-565P8-TR1 - - 点击查看 点击购买

MGA-565P8-TR1概述

Multilayer Ceramic Capacitors MLCC - SMD/SMT 0402 4.7uF 6.3volts *Derate Voltage/Temp

MGA-565P8-TR1规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Broadcom(博通)
Reach Compliance Codecompliant
ECCN代码5A991.G
构造COMPONENT
增益20 dB
最大输入功率 (CW)15 dBm
JESD-609代码e3
最大工作频率3500 MHz
最小工作频率
射频/微波设备类型WIDE BAND LOW POWER
端子面层Matte Tin (Sn)
最大电压驻波比2

文档预览

下载PDF文档
MGA-565P8
20 dBm P
sat
High Isolation Buffer Amplifier
Data Sheet
Description
The MGA-565P8 is designed for use in LO chains to drive
high dynamic range passive mixers. It provides high
isolation, high gain, and consistent output power. It is
a GaAs MMIC, fabricated using Avago Technologies’ cost
effective, reliable enhancement mode PHEMT (Pseu-
domorphic High Electron Mobility Transistor)
[1]
process.
This device is housed in the LPCC 2x2 mm package. This
package offers good thermal dissipation and RF charac-
teristics.
MGA-565P8 features a saturated power of 20 dBm (with
0 dBm input power) and reverse isolation in excess of
40 dB at 2 GHz. The saturated output power can be set
between 9 dBm and 20 dBm using an external resistor,
with a corresponding adjustment in current consump-
tion.
Notes:
1. Enhancement mode technology employs a single positive V
gs
,
eliminating the need of negative gate voltage associated with
conventional depletion mode devices.
2. Conform to JEDEC reference outline MO229 for DRP-N
Features
Up to 3.5 GHz operating frequency
2:1 VSWR input and output at 2GHz
Small package size:
2.0 x 2.0 x 0.75 mm LPCC
[3]
MSL-1 and lead-free
Tape-and-reel packaging option available
Specifications
@ 2 GHz, V
d
= 5V, P
in
= 0 dBm
P
sat
= 20 dBm
I
dsat
= 67 mA
Isolation = 42 dB
Small Signal Gain = 22 dB
Applications
VCO buffer amplifier for Cellular/PCS or other wireless
infrastructures
Pin Connections and Package Marking
½
(Thermal/RF Gnd)
Pin 8 GND
Pin 7½
(RFout/VD1)
Pin 6 (VD2)
Pin 5 (VD3)
Pin 1 GND
Pin 2 (RFin)
Pin 3 GND
Pin 4 GND
Simplified Schematic
Vd
Id
Rbias
5
2
RFin
6
7
RFout
1, 3, 4, 8
GND
LO
Bottom View
Pin 1
Pin 2
Pin 3
Pin 4
Pin 8
1Bx
Top View
Pin 7
Pin 6
Pin 5
Attention: Observe precautions for
handling electrostatic sensitive devices.
ESD Machine Model (Class A)
ESD Human Body Model (Class 0)
Refer to Avago Application Note A004R:
Electrostatic Discharge Damage and Control.
Note:
Package marking provides orientation and identification
“1B” = Device Code
“x” = Data code indicates the month of manufacture.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2049  1451  1387  831  472  6  46  53  26  56 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved