电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LVC2G241GT115

产品描述Multilayer Ceramic Capacitors MLCC - SMD/SMT 22uF 10V X5R +/-20% 0805 Gen Purp
产品类别半导体    逻辑   
文件大小822KB,共23页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
下载文档 详细参数 选型对比 全文预览

74LVC2G241GT115在线购买

供应商 器件名称 价格 最低购买 库存  
74LVC2G241GT115 - - 点击查看 点击购买

74LVC2G241GT115概述

Multilayer Ceramic Capacitors MLCC - SMD/SMT 22uF 10V X5R +/-20% 0805 Gen Purp

74LVC2G241GT115规格参数

参数名称属性值
产品种类
Product Category
Buffers & Line Drivers
制造商
Manufacturer
NXP(恩智浦)
RoHSDetails
Number of Input Lines2 Input
Number of Output Lines2 Output
PolarityNon-Inverting
电源电压-最大
Supply Voltage - Max
5.5 V
电源电压-最小
Supply Voltage - Min
1.65 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 125 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
SOT-833-8
系列
Packaging
Reel
系列
Packaging
MouseReel
系列
Packaging
Cut Tape
FunctionBuffer/Line Driver
高度
Height
0.46 mm (Max)
High Level Output Current- 32 mA
Input Signal TypeSingle-Ended
长度
Length
2 mm (Max)
Logic FamilyLVC
Low Level Output Current32 mA
Number of Channels2
工作电源电压
Operating Supply Voltage
1.8 V, 2.5 V, 3.3 V, 5 V
输出类型
Output Type
3-State
传播延迟时间
Propagation Delay Time
2.8 ns at 2.7 V, 2.6 ns at 3 V to 3.6 V, 2.1 ns at 4.5 V to 5.5 V
Quiescent Current100 nA
工厂包装数量
Factory Pack Quantity
5000
Supply Current - Max40 uA
技术
Technology
CMOS
宽度
Width
1.05 mm (Max)

文档预览

下载PDF文档
74LVC2G241
Dual buffer/line driver; 3-state
Rev. 14 — 15 December 2016
Product data sheet
1. General description
The 74LVC2G241 is a dual non-inverting buffer/line driver with 3-state outputs. The
3-state outputs are controlled by the output enable inputs 1OE and 2OE:
A HIGH level at pin 1OE causes output 1Y to assume a high-impedance OFF-state.
A LOW level at pin 2OE causes output 2Y to assume a high-impedance OFF-state.
Schmitt trigger action at all inputs makes the circuit highly tolerant of slower input rise and
fall times.
Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of the
74LVC2G241 as a translator in a mixed 3.3 V and 5 V environment.
This device is fully specified for partial power-down applications using I
OFF
. The I
OFF
circuitry disables the output, preventing a damaging backflow current through the device
when it is powered down.
2. Features and benefits
Wide supply voltage range from 1.65 V to 5.5 V
5 V tolerant input/output for interfacing with 5 V logic
High noise immunity
Complies with JEDEC standard:
JESD8-7 (1.65 V to 1.95 V)
JESD8-5 (2.3 V to 2.7 V)
JESD8-B/JESD36 (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V
24
mA output drive (V
CC
= 3.0 V)
CMOS low power consumption
Latch-up performance exceeds 250 mA
Direct interface with TTL levels
Inputs accept voltages up to 5 V
Multiple package options
Specified from
40 C
to +85
C
and
40 C
to +125
C

74LVC2G241GT115相似产品对比

74LVC2G241GT115 74LVC2G241GF115 74LVC2G241DP-G 74LVC2G241DC125
描述 Multilayer Ceramic Capacitors MLCC - SMD/SMT 22uF 10V X5R +/-20% 0805 Gen Purp Buffers u0026 Line Drivers DUAL BUFFER/LINE DRIVER 3-S Buffers u0026 Line Drivers 3.3V DUAL BUF/LN DRVR 5V I/O Precision Amplifiers
产品种类
Product Category
Buffers & Line Drivers Buffers & Line Drivers - Buffers & Line Drivers
制造商
Manufacturer
NXP(恩智浦) NXP(恩智浦) - NXP(恩智浦)
RoHS Details Details - Details
系列
Packaging
Cut Tape Reel - Cut Tape
工厂包装数量
Factory Pack Quantity
5000 5000 - 3000

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1347  2733  1009  2365  1045  56  55  52  38  45 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved