电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72245LB10PF

产品描述FIFO SYNCHRONOUS FIFO 4K X 18
产品类别存储   
文件大小327KB,共16页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

72245LB10PF在线购买

供应商 器件名称 价格 最低购买 库存  
72245LB10PF - - 点击查看 点击购买

72245LB10PF概述

FIFO SYNCHRONOUS FIFO 4K X 18

72245LB10PF规格参数

参数名称属性值
产品种类
Product Category
FIFO
制造商
Manufacturer
IDT(艾迪悌)
RoHSNo
电源电压-最大
Supply Voltage - Max
5.5 V
电源电压-最小
Supply Voltage - Min
4.5 V
封装 / 箱体
Package / Case
TQFP-64
系列
Packaging
Tray
高度
Height
1.4 mm
长度
Length
14 mm
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
90
宽度
Width
14 mm
单位重量
Unit Weight
0.012720 oz

文档预览

下载PDF文档
CMOS SyncFIFO
TM
256 x 18, 512 x 18, 1,024 x 18,
2,048 x 18, and 4,096 x 18
IDT72205LB, IDT72215LB,
IDT72225LB, IDT72235LB,
IDT72245LB
FEATURES:
256 x 18-bit organization array (IDT72205LB)
512 x 18-bit organization array (IDT72215LB)
1,024 x 18-bit organization array (IDT72225LB)
2,048 x 18-bit organization array (IDT72235LB)
4,096 x 18-bit organization array (IDT72245LB)
10 ns read/write cycle time
Empy and Full flags signal FIFO status
Easy expandable in depth and width
Asynchronous or coincident read and write clocks
Programmable Almost-Empty and Almost-Full flags with
default settings
Half-Full flag capability
Dual-Port zero fall-through time architecture
Output enable puts output data bus in high-impedence state
High-performance submicron CMOS technology
Available in a 64-lead thin quad flatpack (TQFP/STQFP)
and plastic leaded chip carrier (PLCC)
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
write controls. These FIFOs are applicable for a wide variety of data buffering
needs, such as optical disk controllers, Local Area Networks (LANs), and
interprocessor communication.
These FIFOs have 18-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and an input enable pin (WEN). Data is read
into the synchronous FIFO on every clock when
WEN
is asserted. The output
port is controlled by another clock pin (RCLK) and another enable pin (REN).
The read clock can be tied to the write clock for single clock operation or the
two clocks can run asynchronous of one another for dual-clock operation. An
Output Enable pin (OE) is provided on the read port for three-state control of
the output.
The synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF),
and two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF). The
offset loading of the programmable flags is controlled by a simple state machine,
and is initiated by asserting the Load pin (LD). A Half-Full flag (HF) is available
when the FIFO is used in a single device configuration.
These devices are depth expandable using a Daisy-Chain technique. The
XI
and
XO
pins are used to expand the FIFOs. In depth expansion configu-
ration, First Load (FL) is grounded on the first device and set to HIGH for all
other devices in the Daisy Chain.
The IDT72205LB/72215LB/72225LB/72235LB/72245LB is fabricated
using high-speed submicron CMOS technology.
The IDT72205LB/72215LB/72225LB/72235LB/72245LB are very high
speed, low-power First-In, First-Out (FIFO) memories with clocked read and
FUNCTIONAL BLOCK DIAGRAM
WCLK
D0-D17
INPUT REGISTER
OFFSET REGISTER
WRITE CONTROL
LOGIC
WRITE POINTER
RAM ARRAY
256 x 18, 512 x 18
1,024 x 18, 2,048 x 18
4,096 x 18
FLAG
LOGIC
/(
READ POINTER
READ CONTROL
LOGIC
)
(
)/
EXPANSION LOGIC
OUTPUT REGISTER
RESET LOGIC
Q0-Q17
RCLK
2766 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
MARCH 2013
DSC-2766/3
©2013
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
浅谈LED路灯二次配光透镜
透镜配光包括第一配光透镜及包裹其外的第二配光透镜,所述第一配光透镜成半球面或椭圆形非球面,所述第二配光透镜成花生壳形,花生壳第二配光透镜为非对称曲面,由可将LED的光束配成沿水平X、Y ......
陵合美透镜 综合技术交流
wince下2440开发板存储图片
大家好,我现在正在用2440开发板存图片,从网上查了一下,存图片有两种方法:存路径与直接存图片。我的数据库用的SQLITE,我想把路径存到SQLITE中,请问大虾有没有存路径的代码或者例子。如果有 ......
togzlun 嵌入式系统
多核是怎么工作的
在奔腾D的时候, AMD嘲笑INTEL的双核是假双核.到了CORE的时候,AMD右嘲笑INTEL的四核是假四核.我想知道的是,多核到底是怎么工作的!它是两个CPU一起工作呢,还是一个一个的工作.听说对多线程支持较 ......
xsmao520 嵌入式系统
【工程源码】 SoC FPGA JTAG电路设计 要点
本文和设计代码由FPGA爱好者小梅哥编写,未经作者许可,本文仅允许网络论坛复制转载,且转载时请标明原作者。 JTAG协议制定了一种边界扫描的规范,边界扫描架构提供了有效的测试布局紧 ......
小梅哥 FPGA/CPLD
【Telink新一代低功耗高性能多协议无线套件B91 评测】 安装一下软件
本帖最后由 damiaa 于 2022-8-24 10:44 编辑 今天看到B91 评测中了。如是下了个telink_v323_rds_official_windows 1,一路安装发现是eclipse基础上搞的。 2,开机还是有些慢。显得很胖 ......
damiaa 国产芯片交流
MSP430的硬件乘法器怎么计算float型的数据?
MSP430的硬件乘法器怎么计算float型的数据?请大神指点迷津...
dageliu 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1877  374  2119  1835  1097  16  30  12  50  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved