74AUP2G08
Rev. 9 — 3 July 2017
Low-power dual 2-input AND gate
Product data sheet
1
General description
The 74AUP2G08 provides the dual 2-input AND function.
Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall
times across the entire V
CC
range from 0.8 V to 3.6 V.
This device ensures a very low static and dynamic power consumption across the entire
V
CC
range from 0.8 V to 3.6 V.
This device is fully specified for partial power-down applications using I
OFF
. The I
OFF
circuitry disables the output, preventing a damaging backflow current through the device
when it is powered down.
2
Features and benefits
•
Wide supply voltage range from 0.8 V to 3.6 V
•
High noise immunity
•
Complies with JEDEC standards:
–
JESD8-12 (0.8 V to 1.3 V)
–
JESD8-11 (0.9 V to 1.65 V)
–
JESD8-7 (1.2 V to 1.95 V)
–
JESD8-5 (1.8 V to 2.7 V)
–
JESD8-B (2.7 V to 3.6 V)
•
ESD protection:
–
HBM JESD22-A114F Class 3A exceeds 5000 V
–
MM JESD22-A115-A exceeds 200 V
–
CDM JESD22-C101E exceeds 1000 V
•
Low static power consumption; I
CC
= 0.9 μA (maximum)
•
Latch-up performance exceeds 100 mA per JESD78 Class II
•
Inputs accept voltages up to 3.6 V
•
Low noise overshoot and undershoot < 10 % of V
CC
•
I
OFF
circuitry provides partial power-down mode operation
•
Multiple package options
•
Specified from -40 °C to +85 °C and -40 °C to +125 °C
Nexperia
Low-power dual 2-input AND gate
74AUP2G08
3
Ordering information
Package
Temperature
range
Name
Description
Version
SOT765-1
SOT833-1
SOT1089
SOT902-2
SOT1116
SOT1203
SOT1233
Table 1. Ordering information
Type number
74AUP2G08DC
74AUP2G08GT
74AUP2G08GF
74AUP2G08GM
74AUP2G08GN
74AUP2G08GS
74AUP2G08GX
-40 °C to +125 °C
-40 °C to +125 °C
-40 °C to +125 °C
-40 °C to +125 °C
-40 °C to +125 °C
-40 °C to +125 °C
-40 °C to +125 °C
VSSOP8 plastic very thin shrink small outline package; 8 leads;
body width 2.3 mm
XSON8
XSON8
XQFN8
XSON8
XSON8
plastic extremely thin small outline package; no leads;
8 terminals; body 1 × 1.95 × 0.5 mm
extremely thin small outline package; no leads;
8 terminals; body 1.35 × 1 × 0.5 mm
plastic, extremely thin quad flat package; no leads;
8 terminals; body 1.6 × 1.6 × 0.5 mm
extremely thin small outline package; no leads;
8 terminals; body 1.2 × 1.0 × 0.35 mm
extremely thin small outline package; no leads;
8 terminals; body 1.35 × 1.0 × 0.35 mm
X2SON8 plastic thermal enhanced extremely thin small outline
package; no leads; 8 terminals; body 1.35 × 0.8 × 0.35 mm
4
Marking
Marking code
p08
p08
pE
p08
pE
pE
pE
[1]
Table 2. Marking
Type number
74AUP2G08DC
74AUP2G08GT
74AUP2G08GF
74AUP2G08GM
74AUP2G08GN
74AUP2G08GS
74AUP2G08GX
[1]
The pin 1 indicator is located on the lower left corner of the device, below the marking code.
74AUP2G08
All information provided in this document is subject to legal disclaimers.
© Nexperia B.V. 2017. All rights reserved.
Product data sheet
Rev. 9 — 3 July 2017
2 / 22
Nexperia
Low-power dual 2-input AND gate
74AUP2G08
5
Functional diagram
&
1A
1B
2A
2B
1Y
A
2Y
&
001aah789
Y
B
mna221
001aah788
Figure 1. Logic symbol
Figure 2. IEC logic symbol
Figure 3. Logic diagram (one gate)
6
Pinning information
6.1 Pinning
74AUP2G08
1A
1
8
V
CC
1B
2
7
1Y
74AUP2G08
1A
1B
2Y
GND
1
2
3
4
001aae236
2Y
3
6
2B
8
7
6
5
V
CC
1Y
2B
2A
GND
4
5
2A
001aae237
Transparent top view
Figure 4. Pin configuration SOT765-1
Figure 5. Pin configuration SOT833-1, SOT1089,
SOT1116 and SOT1203
74AUP2G08
All information provided in this document is subject to legal disclaimers.
© Nexperia B.V. 2017. All rights reserved.
Product data sheet
Rev. 9 — 3 July 2017
3 / 22
Nexperia
Low-power dual 2-input AND gate
74AUP2G08
74AUP2G08
terminal 1
index area
1Y
1
V
CC
7
1A
1A
74AUP2G08
1
8
V
CC
1B
2
4
GND
2Y
3
5
2A
6
2B
7
1Y
2B
2
8
6
1B
GND
4
2A
3
5
2Y
001aae357
Transparent top view
Transparent top view
Figure 6. Pin configuration SOT902-2
Figure 7. Pin configuration SOT1233
6.2 Pin description
Table 3. Pin description
Symbol
Pin
SOT765-1, SOT833-1, SOT1089, SOT1116,
SOT1203 and SOT1233
SOT902-2
7, 3
6, 2
4
1, 5
8
Description
1A, 2A
1B, 2B
GND
1Y, 2Y
V
CC
1, 5
2, 6
4
7, 3
8
data input
data input
ground (0 V)
data output
supply voltage
74AUP2G08
All information provided in this document is subject to legal disclaimers.
© Nexperia B.V. 2017. All rights reserved.
Product data sheet
Rev. 9 — 3 July 2017
4 / 22
Nexperia
Low-power dual 2-input AND gate
74AUP2G08
7
Functional description
[1]
Table 4. Function table
Input
nA
L
L
H
H
[1]
H = HIGH voltage level; L = LOW voltage level.
Output
nB
L
H
L
H
nY
L
L
L
H
8
Limiting values
Table 5. Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).
Symbol Parameter
V
CC
V
I
V
O
I
IK
I
OK
I
O
I
CC
I
GND
T
stg
P
tot
[1]
[2]
Conditions
[1]
Min
-0.5
-0.5
-0.5
-50
-50
-
-
-50
-65
Max
+4.6
+4.6
+4.6
-
-
±20
+50
-
+150
250
Unit
V
V
V
mA
mA
mA
mA
mA
°C
mW
supply voltage
input voltage
output voltage
input clamping current
output clamping current
output current
supply current
ground current
storage temperature
total power dissipation
T
amb
= -40 °C to +125 °C
[2]
Active mode and Power-down mode
V
I
< 0 V
V
O
< 0 V
V
O
= 0 V to V
CC
[1]
-
The minimum input and output voltage ratings may be exceeded if the input and output current ratings are observed.
For VSSOP8 packages: above 110 °C the value of P
tot
derates linearly with 8.0 mW/K.
For XSON8 and XQFN8 packages: above 118 °C the value of P
tot
derates linearly with 7.8 mW/K.
For X2SON8 package: above 118 °C the value of P
tot
derates linearly with 7.7 mW/K.
9
Recommended operating conditions
Conditions
Min
0.8
0
Active mode
Power-down mode; V
CC
= 0 V
0
0
-40
V
CC
= 0.8 V to 3.6 V
-
Table 6. Operating conditions
Symbol Parameter
V
CC
V
I
V
O
T
amb
Δt/ΔV
74AUP2G08
Max
3.6
3.6
V
CC
3.6
+125
200
Unit
V
V
V
V
°C
ns/V
supply voltage
input voltage
output voltage
ambient temperature
input transition rise and fall rate
All information provided in this document is subject to legal disclaimers.
© Nexperia B.V. 2017. All rights reserved.
Product data sheet
Rev. 9 — 3 July 2017
5 / 22