电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72821L25PF

产品描述FIFO DUAL 1K X 9
产品类别存储   
文件大小333KB,共16页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

72821L25PF在线购买

供应商 器件名称 价格 最低购买 库存  
72821L25PF - - 点击查看 点击购买

72821L25PF概述

FIFO DUAL 1K X 9

72821L25PF规格参数

参数名称属性值
产品种类
Product Category
FIFO
制造商
Manufacturer
IDT(艾迪悌)
RoHSNo
电源电压-最大
Supply Voltage - Max
5.5 V
电源电压-最小
Supply Voltage - Min
4.5 V
封装 / 箱体
Package / Case
TQFP-64
系列
Packaging
Tray
高度
Height
1.4 mm
长度
Length
14 mm
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
90
宽度
Width
14 mm
单位重量
Unit Weight
0.012720 oz

文档预览

下载PDF文档
DUAL CMOS SyncFIFO™
DUAL 256 x 9, DUAL 512 x 9,
DUAL 1,024 x 9, DUAL 2,048 x 9,
DUAL 4,096 x 9, DUAL 8,192 x 9
IDT72801
IDT72811
IDT72821
IDT72831
IDT72841
IDT72851
FEATURES:
The IDT72801 is equivalent to two IDT72201 256 x 9 FIFOs
The IDT72811 is equivalent to two IDT72211 512 x 9 FIFOs
The IDT72821 is equivalent to two IDT72221 1,024 x 9 FIFOs
The IDT72831 is equivalent to two IDT72231 2,048 x 9 FIFOs
The IDT72841 is equivalent to two IDT72241 4,096 x 9 FIFOs
The IDT72851 is equivalent to two IDT72251 8,192 x 9 FIFOs
Offers optimal combination of large capacity, high speed,
design flexibility and small footprint
Ideal for prioritization, bidirectional, and width expansion
applications
10 ns read/write cycle time for the IDT72801/72811/72821/72831/
72841/72851
Separate control lines and data lines for each FIFO
Separate Empty, Full, Programmable Almost-Empty and Almost-
Full flags for each FIFO
Enable puts output data lines in high-impedance state
Space-saving 64-pin Thin Quad Flat Pack (TQFP) and Slim Thin
Quad Flatpack (STQFP)
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
The IDT72801/72811/72821/72831/72841/72851 are dual synchronous
(clocked) FIFOs. The device is functionally equivalent to two IDT72201/72211/
72221/72231/72241/72251 FIFOs in a single package with all associated
control, data, and flag lines assigned to separate pins.
Each of the two FIFOs (designated FIFO A and FIFO B) contained in the
IDT72801/72811/72821/72831/72841/72851 has a 9-bit input data port (DA0
- DA8, DB0 - DB8) and a 9-bit output data port (QA0 - QA8, QB0 - QB8). Each
input port is controlled by a free-running clock (WCLKA, WCLKB), and two Write
Enable pins (WENA1, WENA2,
WENB1,
WENB2). Data is written into each of
the two arrays on every rising clock edge of the Write Clock (WCLKA, WCLKB)
when the appropriate write enable pins are asserted.
The output port of each FIFO bank is controlled by its associated clock pin
(RCLKA, RCLKB) and two Read Enable pins (RENA1,
RENA2, RENB1,
RENB2).
The Read Clock can be tied to the Write Clock for single clock operation
or the two clocks can run asynchronous of one another for dual clock operation.
An Output Enable pin (OEA,
OEB)
is provided on the read port of each FIFO
for three-state output control.
Each of the two FIFOs has two fixed flags, Empty (EFA,
EFB)
and Full (FFA,
FFB).
Two programmable flags, Almost-Empty (PAEA,
PAEB)
and Almost-Full
(PAFA,
PAFB),
are provided for each FIFO bank to improve memory utilization.
If not programmed, the programmable flags default to empty+7 for
PAEA
and
PAEB,
and full-7 for
PAFA
and
PAFB.
The IDT72801/72811/72821/72831/72841/72851 architecture lends itself
to many flexible configurations such as:
• 2-level priority data buffering
• Bidirectional operation
• Width expansion
• Depth expansion
These FIFOs is fabricated using high-performance submicron CMOS
technology.
FUNCTIONAL BLOCK DIAGRAM
WCLKA
WENA1
WENA2
DA0 - DA8
EFA
PAEA
PAFA
LDA
FFA
WCLKB
WENB1
WENB2
DB0 - DB8
LDB
INPUT REGISTER
OFFSET REGISTER
FLAG
LOGIC
INPUT REGISTER
OFFSET REGISTER
EFB
PAEB
PAFB
FFB
WRITE CONTROL
LOGIC
RAM ARRAY
256 x 9, 512 x 9,
1024 x 9, 2048 x 9,
4096 x 9, 8192 x 9
WRITE CONTROL
LOGIC
RAM ARRAY
256 x 9, 512 x 9,
1024 x 9, 2048 x 9,
4096 x 9, 8192 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RESET LOGIC
OUTPUT REGISTER
RSA
OEA
QA0 - QA8
RCLKA
RENA1
RENA2
RSB
OEB
QB0 - QB8
RCLKB
RENB1
RENB2
3034 drw 01
IDT, IDT logo and the
SyncFIFO
logo are registered trademarks of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGE
©2013
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
MARCH 2013
DSC-3034/6
1
林黛玉给职场白领上的第一课
一提到“娇气”,大家总会理解为“娇生惯养”的意思,觉得不是好词汇。但林黛玉身上的“娇气”是一种贵气,是一种贵族风范。就像书中说得,薛宝钗很随和,没架子,小丫头们都爱跟她玩儿在一起。 ......
eeleader 工作这点儿事
大家讨论下这个电路能不能正常工作
声音信号(脚步声、掌声等)由驻极体话筒bm接收并转换成电信号,经c1耦合到vt的基极进行电压放大,放大的信号送到与非门(vd1)的2脚,r4、r7是vt偏置电阻,c2是电源滤波电容。 为了使声光控开 ......
harris 模拟电子
求阈值电压
由理想运放组成的比较器电路如下图:143013 输入是一个三角波,最大值5V,最小值-5V。已知稳压管VS的稳定电压UZ=+/-5.3V,稳压管的正向压降为0.7V,运放的最大输出电压为+/-10V.试求阈值电压。 ......
kevin.di 模拟电子
关于MDOC H3
大家好,我不懂嵌入开发,我只是一个PPC使用者。 我的PPC是O2 FLAME,其系统分区是在2G的MDOC H3里的。一次操作中我不小心把分区给删除了,导致现在MDOC H3处于未格式化状态,因此系统也起不来 ......
liwei5613 嵌入式系统
帮看看 Am335x Boot from Nand 这个问题
帮看看 Am335x Boot from Nand 这个问题VFS: Cannot open root device "ubi0:rootfs" or unknown-block(0,0) Please append a correct "root=" boot option; here are the available partitions ......
Study_Stellaris DSP 与 ARM 处理器
请问,现在转嵌入式需要哪些基础?
各位好, 偶现在想搞嵌入式,可是没有任何基础。 这2年搞过一些小软件,用的是c语言。 嵌入式需要学哪些东西呢?对专业有什么要求啊? 偶大学里学的是物理,现在不知道该从哪里着手。 请兄 ......
bbslb 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2396  2911  2732  1807  73  28  26  57  48  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved