电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MAX5893EGK-D

产品描述Digital to Analog Converters - DAC
产品类别模拟混合信号IC    转换器   
文件大小283KB,共32页
制造商Maxim(美信半导体)
官网地址https://www.maximintegrated.com/en.html
下载文档 详细参数 选型对比 全文预览

MAX5893EGK-D在线购买

供应商 器件名称 价格 最低购买 库存  
MAX5893EGK-D - - 点击查看 点击购买

MAX5893EGK-D概述

Digital to Analog Converters - DAC

MAX5893EGK-D规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Maxim(美信半导体)
零件包装代码QFN
包装说明10 X 10 MM, 0.90 MM HEIGHT, MO-220, QFN-68
针数68
Reach Compliance Codenot_compliant
最大模拟输出电压1.1 V
最小模拟输出电压-0.5 V
转换器类型D/A CONVERTER
输入位码OFFSET BINARY, 2\'S COMPLEMENT BINARY
输入格式PARALLEL, WORD
JESD-30 代码S-XQCC-N68
JESD-609代码e0
长度10 mm
最大线性误差 (EL)0.024%
湿度敏感等级3
位数12
功能数量1
端子数量68
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料UNSPECIFIED
封装代码HVQCCN
封装等效代码LCC68,.4SQ,20
封装形状SQUARE
封装形式CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度)245
电源1.8 V
认证状态Not Qualified
座面最大高度0.9 mm
标称安定时间 (tstl)0.011 µs
最大压摆率0.02 mA
标称供电电压1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度10 mm

文档预览

下载PDF文档
19-3546; Rev 2; 10/08
KIT
ATION
EVALU
BLE
AVAILA
12-Bit, 500Msps Interpolating and Modulating
Dual DAC with CMOS Inputs
General Description
The MAX5893 programmable interpolating, modulating,
500Msps, dual digital-to-analog converter (DAC) offers
superior dynamic performance and is optimized for high-
performance wideband, single-carrier transmit applica-
tions. The device integrates a selectable 2x/4x/8x
interpolating filter, a digital quadrature modulator, and
dual 12-bit high-speed DACs on a single integrated cir-
cuit. At 30MHz output frequency and 500Msps update
rate, the in-band SFDR is 84dBc while consuming 1.1W.
The device also delivers 72dB ACLR for single-carrier
WCDMA at a 61.44MHz output frequency.
The selectable interpolating filters allow lower input data
rates while taking advantage of the high DAC update
rates. These linear-phase interpolation filters ease
reconstruction filter requirements and enhance the
passband dynamic performance. Individual offset and
gain programmability allow the user to calibrate out local
oscillator (LO) feedthrough and sideband suppression
errors generated by analog quadrature modulators.
The MAX5893 features a f
IM
/4 digital image-reject mod-
ulator. This modulator generates a quadrature-modulat-
ed IF signal that can be presented to an analog I/Q
modulator to complete the upconversion process. A
second digital modulation mode allows the signal to be
frequency-translated with image pairs at f
IM
/2 or f
IM
/4.
The MAX5893 features a standard 1.8V CMOS, 3.3V tol-
erant data input bus for easy interface. A 3.3V SPI™ port
is provided for mode configuration. The programmable
modes include the selection of 2x/4x/8x interpolating fil-
ters, f
IM
/2, f
IM
/4 or no digital quadrature modulation with
image rejection, channel gain and offset adjustment, and
offset binary or two’s complement data interface.
Pin-compatible 14- and 16-bit devices are also available.
Refer to the MAX5894 data sheet for the 14-bit version
and the MAX5895 data sheet for the 16-bit version.
Features
o
72dB ACLR at f
OUT
= 61.44MHz (Single-Carrier
WCDMA)
o
Meets 3G UMTS, cdma2000
®
, GSM Spectral Masks
(f
OUT
= 122MHz)
o
Noise Spectral Density = -151dBFS/Hz at
f
OUT
= 16MHz
o
90dBc SFDR at Low-IF Frequency (10MHz)
o
86dBc SFDR at High-IF Frequency (50MHz)
o
Low Power: 511mW (f
CLK
= 100MHz)
o
User Programmable
Selectable 2x, 4x, or 8x Interpolating Filters
< 0.01dB Passband Ripple
> 99dB Stopband Rejection
Selectable Real or Complex Modulator Operation
Selectable Modulator LO Frequency: OFF, f
IM
/2,
or f
IM
/4
Selectable Output Filter: Lowpass or Highpass
Channel Gain and Offset Adjustment
o
EV Kit Available (Order the MAX5893EVKIT)
MAX5893
Ordering Information
PART
MAX5893EGK-D
MAX5893EGK+D
TEMP RANGE
-40°C to +85°C
-40°C to +85°C
PIN-PACKAGE
68 QFN-EP*
68 QFN-EP*
D = Dry pack.
*EP
= Exposed pad.
+Denotes
a lead-free/RoHS-compliant package.
Selector Guide
PART
MAX5893
MAX5894
MAX5895
MAX5898
RESOLUTION
(BITS)
12
14
16
16
DAC UPDATE
RATE (Msps)
500
500
500
500
INPUT
LOGIC
CMOS
CMOS
CMOS
LVDS
Applications
Base Stations: 3G UMTS, CDMA, and GSM
Broadband Wireless Transmitters
Broadband Cable Infrastructure
Instrumentation and Automatic Test Equipment (ATE)
Analog Quadrature Modulation Architectures
Simplified Diagram
DATA
PORT A
OUTI
DAC
1x/2x/4x
INTERPOLATING
FILTERS
2x
INTERPOLATING
FILTERS
MODULATOR
DATA SYNCH
AND DEMUX
Pin Configuration appears at end of data sheet.
DATACLK
SPI is a trademark of Motorola, Inc.
cdma2000 is a registered trademark of Telecommunications
Industry Association.
DATA
PORT B
DAC
OUTQ
________________________________________________________________
Maxim Integrated Products
1
For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642,
or visit Maxim’s website at www.maxim-ic.com.

MAX5893EGK-D相似产品对比

MAX5893EGK-D MAX5893EGK-TD
描述 Digital to Analog Converters - DAC Digital to Analog Converters - DAC
是否Rohs认证 不符合 不符合
厂商名称 Maxim(美信半导体) Maxim(美信半导体)
零件包装代码 QFN QFN
包装说明 10 X 10 MM, 0.90 MM HEIGHT, MO-220, QFN-68 10 X 10 MM, 0.90 MM HEIGHT, MO-220, QFN-68
针数 68 68
Reach Compliance Code not_compliant not_compliant
最大模拟输出电压 1.1 V 1.1 V
最小模拟输出电压 -0.5 V -0.5 V
转换器类型 D/A CONVERTER D/A CONVERTER
输入位码 OFFSET BINARY, 2\'S COMPLEMENT BINARY OFFSET BINARY, 2\'S COMPLEMENT BINARY
输入格式 PARALLEL, WORD PARALLEL, WORD
JESD-30 代码 S-XQCC-N68 S-XQCC-N68
JESD-609代码 e0 e0
长度 10 mm 10 mm
最大线性误差 (EL) 0.024% 0.024%
位数 12 12
功能数量 1 1
端子数量 68 68
最高工作温度 85 °C 85 °C
最低工作温度 -40 °C -40 °C
封装主体材料 UNSPECIFIED UNSPECIFIED
封装代码 HVQCCN HVQCCN
封装等效代码 LCC68,.4SQ,20 LCC68,.4SQ,20
封装形状 SQUARE SQUARE
封装形式 CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度) 245 NOT SPECIFIED
电源 1.8 V 1.8 V
认证状态 Not Qualified Not Qualified
座面最大高度 0.9 mm 0.9 mm
最大压摆率 0.02 mA 0.02 mA
标称供电电压 1.8 V 1.8 V
表面贴装 YES YES
技术 CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL
端子面层 Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
端子形式 NO LEAD NO LEAD
端子节距 0.5 mm 0.5 mm
端子位置 QUAD QUAD
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED
宽度 10 mm 10 mm
在android的fastboot模式下提示分区不存在错误
当我用fastboot erase kernel 清除kernel分区时 提示错误(remote: partition does not exit)请大侠帮忙...
wangzhiqun DSP 与 ARM 处理器
在分析这种电路的放大器增益的时候,电容应该怎么考虑
我想请教一个问题,请问在分析这种电路的放大器增益的时候,电容应该怎么考虑 179383 eeworldpostqq...
桂花蒸 模拟电子
CPLD 在等精度测频系统中的应用
CPLD 在等精度测频系统中的应用...
wangzheng137136 嵌入式系统
等效电路
各位坛友,请问给运放增加一个电阻电容,那么这个电路等效为一个运放模型,这个模型的开环增益幅频特性会是什么样子(假设原运放是单位增益,原开环DC增益为A,0dB频率为F)? 627793 ...
呜呼哀哉 模拟电子
模拟电子技术-课件系列
一 绪论电子技术的发展与应用概况 电子技术是研究电子器件、电子电路及其应用的科学技术。 电子技术的应用,以信息科学技术为中心的包括计算机技术、生物基因工程、光电子技术、军事电子技术 ......
呱呱 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 450  1025  1337  69  1569  57  30  46  33  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved