电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74ALVCH16501DL

产品描述Bus Transceivers 3.3V 18 UBS +EDG TRIG CLOCK BH
产品类别逻辑    逻辑   
文件大小734KB,共18页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 选型对比 全文预览

74ALVCH16501DL在线购买

供应商 器件名称 价格 最低购买 库存  
74ALVCH16501DL - - 点击查看 点击购买

74ALVCH16501DL概述

Bus Transceivers 3.3V 18 UBS +EDG TRIG CLOCK BH

74ALVCH16501DL规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称NXP(恩智浦)
零件包装代码SSOP
包装说明7.50 MM, PLASTIC, MO-118, SOT371-1, SSOP-56
针数56
Reach Compliance Codeunknown
其他特性WITH INDEPENDENT OUTPUT ENABLE FOR EACH DIRECTION
系列ALVC/VCX/A
JESD-30 代码R-PDSO-G56
JESD-609代码e4
长度18.425 mm
逻辑集成电路类型REGISTERED BUS TRANSCEIVER
湿度敏感等级2
位数18
功能数量1
端口数量2
端子数量56
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码SSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, SHRINK PITCH
峰值回流温度(摄氏度)260
传播延迟(tpd)6.1 ns
认证状态Not Qualified
座面最大高度2.8 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)1.2 V
标称供电电压 (Vsup)2.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层NICKEL PALLADIUM GOLD
端子形式GULL WING
端子节距0.635 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度7.5 mm
Base Number Matches1

文档预览

下载PDF文档
74ALVCH16501
18-bit universal bus transceiver; 3-state
Rev. 5 — 10 July 2012
Product data sheet
1. General description
The 74ALVCH16501 is an 18-bit transceiver featuring non-inverting 3-state bus
compatible outputs in both send and receive directions. Data flow in each direction is
controlled by output enable (OEAB and OEBA), latch enable (LEAB and LEBA), and clock
(CPAB and CPBA) inputs. For A-to-B data flow, the device operates in the transparent
mode when LEAB is HIGH. When LEAB is LOW, the A data is latched if CPAB is held at a
HIGH or LOW logic level. If LEAB is LOW, the A-bus data is stored in the latch/flip-flop on
the LOW-to HIGH transition of CPAB. When OEAB is HIGH, the outputs are active. When
OEAB is LOW, the outputs are in the high-impedance state.
Data flow for B-to-A is similar to that of A-to-B but uses OEBA, LEBA and CPBA. The
output enables are complimentary (OEAB is active HIGH, and OEBA is active LOW.
To ensure the high-impedance state during power-up or power-down, OEBA should be
tied to V
CC
through a pull-up resistor and OEAB should be tied to GND through a
pull-down resistor; the minimum value of the resistor is determined by the
current-sinking/current-sourcing capability of the driver.
Active bus hold circuitry is provided to hold unused or floating data inputs at a valid logic
level.
2. Features and benefits
Wide supply voltage range from 1.2 V to 3.6 V
Complies with JEDEC standard JESD8-B
CMOS low power consumption
Direct interface with TTL levels
Current drive
24
mA at V
CC
= 3.0 V
Universal bus transceiver with D-type latches and D-type flip-flops capable of
operating in transparent, latched or clocked mode
All inputs have bus hold circuitry
Output drive capability 50
transmission lines at 85
C
3-state non-inverting outputs for bus-oriented applications

74ALVCH16501DL相似产品对比

74ALVCH16501DL 74ALVCH16501DL112
描述 Bus Transceivers 3.3V 18 UBS +EDG TRIG CLOCK BH Bus Transceivers 3.3V 18 UBS +EDG

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2508  1745  1823  849  1828  58  3  27  43  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved