电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS832272C-133I

产品描述512K X 72 CACHE SRAM, 6.5 ns, PBGA209
产品类别存储   
文件大小821KB,共41页
制造商ETC
下载文档 详细参数 全文预览

GS832272C-133I在线购买

供应商 器件名称 价格 最低购买 库存  
GS832272C-133I - - 点击查看 点击购买

GS832272C-133I概述

512K X 72 CACHE SRAM, 6.5 ns, PBGA209

512K × 72 高速缓存 静态随机存储器, 6.5 ns, PBGA209

GS832272C-133I规格参数

参数名称属性值
最大时钟频率250 MHz
功能数量1
端子数量209
最小工作温度-40 Cel
最大工作温度85 Cel
额定供电电压2.5 V
最小供电/工作电压2.3 V
最大供电/工作电压2.7 V
加工封装描述14 X 22 MM, 1 MM PITCH, BGA-209
each_compliYes
状态NRFND
sub_categorySRAMs
ccess_time_max6.5 ns
i_o_typeCOMMON
jesd_30_codeR-PBGA-B209
存储密度3.77E7 bi
内存IC类型CACHE SRAM
内存宽度72
moisture_sensitivity_levelNOT SPECIFIED
位数524288 words
位数512K
操作模式SYNCHRONOUS
组织512KX72
输出特性3-STATE
包装材料PLASTIC/EPOXY
ckage_codeLBGA
ckage_equivalence_codeBGA209,11X19,40
包装形状RECTANGULAR
包装尺寸GRID ARRAY, LOW PROFILE
串行并行PARALLEL
eak_reflow_temperature__cel_NOT SPECIFIED
wer_supplies__v_2.5/3.3
qualification_statusCOMMERCIAL
seated_height_max1.7 mm
standby_current_max0.0800 Am
standby_voltage_mi2.38 V
最大供电电压0.4000 Am
表面贴装YES
工艺CMOS
温度等级INDUSTRIAL
端子涂层NOT SPECIFIED
端子形式BALL
端子间距1 mm
端子位置BOTTOM
ime_peak_reflow_temperature_max__s_NOT SPECIFIED
length22 mm
width14 mm
dditional_featureFLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY

文档预览

下载PDF文档
Preliminary
GS832218(B/E)/GS832236(B/E)/GS832272(C)
119-, 165-, & 209-Pin BGA
Commercial Temp
Industrial Temp
Features
2M x 18, 1M x 36, 512K x 72
36Mb S/DCD Sync Burst SRAMs
250 MHz–133 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
• FT pin for user-configurable flow through or pipeline operation
• Single/Dual Cycle Deselect selectable
• IEEE 1149.1 JTAG-compatible Boundary Scan
• ZQ mode pin for user-selectable high/low output drive
• 2.5 V +10%/–10% core power supply
• 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to SCD x18/x36 Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 119-, 165-, and 209-bump BGA package
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by the
user via the FT mode . Holding the FT mode pin low places the
RAM in Flow Through mode, causing output data to bypass the
Data Output Register. Holding FT high places the RAM in
Pipeline mode, activating the rising-edge-triggered Data Output
Register.
SCD and DCD Pipelined Reads
The GS832218/36/72 is a SCD (Single Cycle Deselect) and DCD
(Dual Cycle Deselect) pipelined synchronous SRAM. DCD
SRAMs pipeline disable commands to the same degree as read
commands. SCD SRAMs pipeline deselect commands one stage
less than read commands. SCD RAMs begin turning off their
outputs immediately after the deselect command has been
captured in the input registers. DCD RAMs hold the deselect
command for one full cycle and then begin turning off their
outputs just after the second rising edge of clock. The user may
configure this SRAM for either mode of operation using the SCD
mode input.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write control
inputs.
FLXDrive™
The ZQ pin allows selection between high drive strength (ZQ low)
for multi-drop bus applications and normal drive strength (ZQ
floating or high) point-to-point applications. See the Output Driver
Characteristics chart for details.
Core and Interface Voltages
The GS832218/36/72 operates on a 2.5 V or 3.3 V power supply.
All input are 3.3 V and 2.5 V compatible. Separate output power
(V
DDQ
) pins are used to decouple output noise from the internal
circuits and are 3.3 V and 2.5 V compatible.
Applications
The GS832218/36/72 is a
37,748,736
-bit high performance
synchronous SRAM with a 2-bit burst address counter. Although
of a type originally developed for Level 2 Cache applications
supporting high performance CPUs, the device now finds
application in synchronous SRAM applications, ranging from
DSP main store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV), and write control inputs (Bx, BW,
GW) are synchronous and are controlled by a positive-edge-
triggered clock input (CK). Output enable (G) and power down
control (ZZ) are asynchronous inputs. Burst cycles can be initiated
with either ADSP or ADSC inputs. In Burst mode, subsequent
burst addresses are generated internally and are controlled by
ADV. The burst address counter may be configured to count in
either linear or interleave order with the Linear Burst Order (LBO)
input. The Burst function need not be used. New addresses can be
loaded on every cycle with no degradation of chip performance.
Functional Description
Parameter Synopsis
-250
t
KQ
(x18/x36)
t
KQ
(x72)
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
2.5
3.0
4.0
285
350
440
6.5
6.5
205
235
315
-225 -200 -166 -150 -133 Unit
2.7
3.0
4.4
265
320
410
7.0
7.0
195
225
295
3.0
3.0
5.0
245
295
370
7.5
7.5
185
210
265
3.5
3.5
6.0
220
260
320
8.0
8.0
175
200
255
3.8
3.8
6.7
210
240
300
8.5
8.5
165
190
240
4.0
4.0
7.5
185
215
265
8.5
8.5
155
175
230
ns
ns
ns
mA
mA
mA
ns
ns
mA
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.06 9/2004
1/41
© 2001, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.

推荐资源

热门文章更多

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1816  2452  2815  2302  920  37  50  57  47  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved