电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530CC33M8688DG

产品描述Standard Clock Oscillators SINGLE XO 6 PIN 0.3PS RS JTR
产品类别无源元件   
文件大小1MB,共12页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

530CC33M8688DG在线购买

供应商 器件名称 价格 最低购买 库存  
530CC33M8688DG - - 点击查看 点击购买

530CC33M8688DG概述

Standard Clock Oscillators SINGLE XO 6 PIN 0.3PS RS JTR

530CC33M8688DG规格参数

参数名称属性值
产品种类
Product Category
Standard Clock Oscillators
制造商
Manufacturer
Silicon Laboratories
RoHSDetails
产品
Product
Standard Clock Oscillators
频率
Frequency
33.8688 MHz
工厂包装数量
Factory Pack Quantity
1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R YS TA L
O
SCILLATOR
(XO) (10 M H
Z
Features
TO
1 . 4 GH
Z
)
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
1
6
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
OE
2
5
CLK–
GND
3
4
CLK+
Si530 (LVDS/LVPECL/CML)
OE
1
6
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
2
5
NC
GND
3
4
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
1
6
V
DD
NC
2
5
CLK–
GND
3
4
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.4 5/13
Copyright © 2013 by Silicon Laboratories
Si530/531
FPGA\CPLD设计学习笔记(转载 献给初学者)
FPGA\CPLD设计学习笔记 题记:这个笔记不是特权同学自己整理的,特权同学只是对这个笔记做了一下完善,也忘了是从那DOWNLOAD来的,首先对整理者表示感谢。这些知识点确实都很实用,这些设计思 ......
xiefei FPGA/CPLD
【视频分享】德州仪器Concerto™ 微控制器概览
介绍德州仪器 C2000微控制器系列中的最新 Concerto MCU在许多性能方面特有的优势,解释为什么Concerto 可以帮助您消除以往技术妥协的烦恼。探讨TI MCU 产品系列以及 C2000 Concerto的有机结合, ......
德州仪器_视频 微控制器 MCU
二倍压电路的风分析
180729 ...
清风飘过 电子竞赛
【FPGA(cyclone4)第二期】终于看完这份资料了-适合入门
2013/9/4 16:08 纪念一下,终于系统的看完了FPGA低级建模的资料,总共363页,包括24个例程,包括低级建模基础知识——低级建模基础建模——低级建模仿顺序结构——低级建模接口建模——低级建模 ......
wsdymg FPGA/CPLD
软件抗干扰设计
作者:东南大学电工电子实验中心 赵良法 尽管采取了硬件抗干扰措施,但由于干扰信号产生的原因很复杂,且具有很大的随机性,难免系统完全不受干扰。因此,在硬件抗干扰措施的基础上,采取 ......
soso 单片机
OPA847前级不能放大小信号
经过焊接PCB板,OPA847不能放大小信号,而大信号能正常放大,高手请赐教 ...
loadinghl 电子竞赛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 792  2799  1926  1908  1540  14  59  42  49  46 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved