电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS832032GT-150

产品描述2M X 18 CACHE SRAM, 8.5 ns, PQFP100
产品类别存储   
文件大小444KB,共25页
制造商ETC
下载文档 详细参数 全文预览

GS832032GT-150概述

2M X 18 CACHE SRAM, 8.5 ns, PQFP100

2M × 18 高速缓存 静态随机存储器, 8.5 ns, PQFP100

GS832032GT-150规格参数

参数名称属性值
功能数量1
端子数量100
最大工作温度85 Cel
最小工作温度-40 Cel
最大供电/工作电压2.7 V
最小供电/工作电压2.3 V
额定供电电压2.5 V
最大存取时间8.5 ns
加工封装描述铅 FREE, TQFP-100
无铅Yes
欧盟RoHS规范Yes
状态EOL/LIFEBUY
包装形状矩形的
包装尺寸FLATPACK, 低 PROFILE
表面贴装Yes
端子形式GULL WING
端子间距0.6500 mm
端子涂层MATTE 锡
端子位置
包装材料塑料/环氧树脂
温度等级INDUSTRIAL
内存宽度18
组织2M × 18
存储密度3.77E7 deg
操作模式同步
位数2.10E6 words
位数2M
内存IC类型高速缓存 静态随机存储器
串行并行并行

文档预览

下载PDF文档
Preliminary
GS832018/32/36T-250/225/200/166/150/133
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Single Cycle Deselect (SCD) operation
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP package
• Pb-Free 100-lead TQFP package available
2M x 18, 1M x 32, 1M x 36
36Mb Sync Burst SRAMs
250 MHz–133 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS832018/32/36T operates on a 2.5 V or 3.3 V power
supply. All input are 3.3 V and 2.5 V compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuits and are 3.3 V and 2.5 V compatible.
Functional Description
Applications
The GS832018/32/36T is a 37,748,736-bit high performance
synchronous SRAM with a 2-bit burst address counter.
Although of a type originally developed for Level 2 Cache
applications supporting high performance CPUs, the device
now finds application in synchronous SRAM applications,
ranging from DSP main store to networking chip set support.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
-250 -225 -200 -166 -150 -133 Unit
2.5 2.7 3.0 3.5 3.8 4.0 ns
4.0 4.4 5.0 6.0 6.6 7.5 ns
285
350
6.5
6.5
205
235
265
320
7.0
7.0
195
225
245
295
7.5
7.5
185
210
220 210 185 mA
260 240 215 mA
8.0
8.0
8.5
8.5
8.5
8.5
ns
ns
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
175 165 155 mA
200 190 175 mA
Rev: 1.02 10/2004
1/25
© 2003, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
电动汽车电池基本参数
电动汽车电池是新能源电动汽车的重要部件,在产品研发和检验检测中需要对很多关键指标进行考核。下面本文就对电动汽车电池端电电动势、容量、内阻等基本参数进行详细介绍。 一 电动汽 ......
qwqwqw2088 模拟与混合信号
【EEworld原创教程讨论】提问《MSP430入门课程之——Launchpad IDE开发工具的使用》
1、刚看了430版主wstt的《MSP430入门课程之——Launchpad IDE开发工具的使用》一课,主要讲了IAR for 430的IDE使用方式,讲的很详细,步骤清晰,很适合初学者,感谢版主的辛勤努力。下一课将讲C ......
mikeliujia 微控制器 MCU
LM3S9B90 UDP通信为什么总是进入死循环呢,是按照历程上面来改的。麻烦大师指导指...
#include "inc/hw_ints.h" #include "inc/hw_memmap.h" #include "inc/hw_nvic.h" #include "inc/hw_types.h" #include "driverlib/ethernet.h" #include "driverlib/flash.h" #include " ......
涉水红尘 微控制器 MCU
Linux安装的几点经验
关于linux安装的几点经验,下面由卓跃教育为大家做具体的分析 1. 安装前一定要对硬盘规划好,即确定好Linux安装在哪个分区。因为 Linux支持的分区格式:Linux Native(根分区)和Linux Swa ......
zhuoyue Linux开发
公司的project突然宣布停掉了,唉,distribute 一些points吧,告慰自己内心淡淡的哀伤
这里的秋天 如此短暂, 我已经很难有如秋叶般的哀伤 这里的冬天,亦是如此短暂 我们都等不到春天 就已经夏天了...
junliyang 嵌入式系统
IP网络摄像机高分辨率就是质变吗?
IP网络摄像机的质变在哪里?其实很简单,就在于取消了模拟视频的环节。熟悉视频监控系统的人都知道,模拟摄像头+DVS组合实际上就是将模拟视频输出接入到DVS中进行数字化和网络化,而IP摄像头则 ......
正海 工业自动化与控制

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1882  2070  1993  2419  775  38  42  41  49  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved