电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS820E32T-5I

产品描述2M Synchronous Burst SRAM
文件大小239KB,共23页
制造商ETC
下载文档 全文预览

GS820E32T-5I概述

2M Synchronous Burst SRAM

文档预览

下载PDF文档
GS820E32T/Q-150/138/133/117/100/66
TQFP, QFP
Commercial Temp
Industrial Temp
Features
• FT pin for user configurable flow through or pipelined operation.
• Dual Cycle Deselect (DCD) Operation.
• 3.3V +10%/-5% Core power supply
• 2.5V or 3.3V I/O supply.
• LBO pin for linear or interleaved burst mode.
• Internal input resistors on mode pins allow floating mode pins.
• Default to Interleaved Pipelined Mode.
• Byte write (BW) and/or global write (GW) operation.
• Common data inputs and data outputs.
• Clock Control, registered, address, data, and control.
• Internal Self-Timed Write cycle.
• Automatic power-down for portable applications.
• JEDEC standard 100-lead TQFP or QFP package.
-150
Pipeline tCycle 6.6ns
3-1-1-1 t
KQ
3.8ns
I
DD
270mA
Flow tCycle 10.5ns
Through t
KQ
9ns
2-1-1-1 I
DD
170mA
-138
-133
-117
-100
-66
7.25ns 7.5ns 8.5ns 10ns 12.5ns
4ns
4ns
4.5
5ns
6ns
245mA 240mA 210mA 180mA 150mA
15ns 15ns 15ns 15ns 20ns
9.7ns 10ns 11ns 12ns 18ns
120mA 120mA 120mA 120mA 95mA
64K x 32
2M Synchronous Burst SRAM
Flow Through / Pipeline Reads
150Mhz - 66Mhz
9ns - 18ns
3.3V VDD
3.3V & 2.5V I/O
The function of the Data Output register can be controlled by the user
via the FT mode pin/bump (Pin 14 in the TQFP, bump 1F in the FP-
BGA). Holding the FT mode pin/bump low, places the RAM in Flow
through mode, causing output data to bypass the Data Output
Register. Holding FT high places the RAM in Pipelined Mode,
activating the rising edge triggered Data Output Register.
DCD Pipelined Reads
The GS820E32 is a DCD (Dual Cycle Deselect) pipelined
synchronous SRAM. SCD (Single Cycle Deselect) versions are also
available. DCD SRAMs pipeline disable commands to the same
degree as read commands. DCD RAMs hold the deselect command
for one full cycle and then begin turning off their outputs just after the
second rising edge of clock.
Byte Write and Global Write
Byte write operation is performed by using byte write enable (BW)
input combined with one or more individual byte write signals (Bx). In
addition, Global Write (GW) is available for writing all bytes at one
time, regardless of the Byte Write control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion (High) of
the ZZ signal, or by stopping the clock (CK). Memory data is retained
during Sleep mode.
Functional Description
Applications
The GS820E32 is a 2,097,152 bit high performance synchronous
SRAM with a 2 bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPU’s, the device now finds application in synchronous
SRAM applications ranging from DSP main store to networking chip
set support.
Core and Interface Voltages
The GS820E32 operates on a 3.3V power supply and all inputs/
outputs are 3.3V and 2.5V compatible. Separate output power (V
DDQ
)
pins are used to de-couple output noise from the internal circuit.
Controls
Addresses, data I/O’s, chip enables (E
1
, E
2
, E
3
), address burst control
inputs (ADSP, ADSC, ADV) and write control inputs (Bx, BW, GW) are
synchronous and are controlled by a positive edge triggered clock
input (CK). Output enable (G) and power down control (ZZ) are
asynchronous inputs. Burst cycles can be initiated with either ADSP
or ADSC inputs. In Burst mode, subsequent burst addresses are
generated internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or interleave order
with the Linear Burst Order (LBO) input. The Burst function need not
be used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Rev: 1.03 2/2000
1/23
© 1999, Giga Semiconductor, Inc.
D
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
请教:关于F449的液晶端口S的问题
现在采用F449做一个手持采集仪器,采用总线接口的320x240(16RGB)的液晶屏作为显示,一个初步的想法是可以采用Px口来模拟总线行为,但是F449带有液晶接口,不知道S0~S31是否可以用来做IO口使来 ......
xumeng19821029 微控制器 MCU
一体成型电感与普通的功率电感CDXXX电感的区别??
不考虑价格因素 ,一体成型电感 可以将容量和峰值电流等做的很大,体积却很小,在DC-DC电源这种应用中是否可以取代普通的功率电感。这两种电感有何区别? 感激涕零!...
shirl 电源技术
功耗优化型 77GHz 液位变送器参考设计
本帖最后由 Jacktang 于 2019-4-19 08:30 编辑 TIDEP-0091突出了IWR14xx 76-至81-GHz mmWave传感器功率优化策略,适用于油箱液位探测应用,位移传感器,4至20 mA传感器以及其他低功率 ......
Jacktang 模拟与混合信号
74HC573锁存器问题
74HC573锁存器是单向输出锁存器。 我向这个锁存器发送0x00,然后读取发送端口,(注意是读取的发送端口,而不是接收端口)读到的结果却是0x01 而我发送其他的八位数,比如0x03,0xf1,得到的结 ......
zxhnet 嵌入式系统
【好礼奉送】意法半导体功率及分立器件(PDSA)有奖问答!
449646 紧紧抓住2019的尾巴,期待已久的“双12”又双叒叕来了,意法半导体功率及分立器件(PDSA)为了感谢粉丝朋友们一年的关注,诚邀您参加有奖问答。只要您参与并回答正确 ......
eric_wang ST传感器与低功耗无线技术论坛
ARM启动过程 对理解NXP相关芯片有益
基于ARM的芯片多数为复杂的片上系统,这种复杂系统里的多数硬件模块都是可配置的,需要由软件来设置其需要的工作状态。因此在用户的应用程序之前,需要由专门的一段代码来完成对系统的初始化。由于 ......
老夫子 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1781  1464  169  729  1604  36  30  4  15  33 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved