电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS82032AQ-5I

产品描述64K x 32 2M Synchronous Burst SRAM
文件大小523KB,共23页
制造商ETC
下载文档 全文预览

GS82032AQ-5I概述

64K x 32 2M Synchronous Burst SRAM

文档预览

下载PDF文档
GS82032AT/Q-180/166/133/100
TQFP, QFP
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipelined
operation
• Single Cycle Deselect (SCD) operation
• 3.3 V +10%/–5% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipelined mode
• Byte Write (BW) and/or Global Write (GW) operation
• Common data inputs and data outputs
• Clock Control, registered, address, data, and control
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC standard 100-lead TQFP or QFP package
-180
5.5 ns
3.2 ns
155 mA
9.1 ns
8 ns
100 mA
-166
6 ns
3.5 ns
140 mA
10 ns
8.5 ns
90 mA
-133
7.5 ns
4 ns
115 mA
12 ns
10 ns
80 mA
-100
10 ns
5 ns
90 mA
15 ns
12 ns
65 mA
64K x 32
2M Synchronous Burst SRAM
Flow Through/Pipeline Reads
180 MHz–100 MHz
8 ns–12 ns
3.3 V V
DD
3.3 V and 2.5 V I/O
The function of the Data Output Register can be controlled by
the user via the FT mode pin (Pin 14 in the TQFP). Holding
the FT mode pin low places the RAM in Flow Through mode,
causing output data to bypass the Data Output Register.
Holding FT high places the RAM in Pipelined mode, activating
the rising-edge-triggered Data Output Register.
SCD Pipelined Reads
The GS82032A is an SCD (Single Cycle Deselect) pipelined
synchronous SRAM. DCD (Dual Cycle Deselect) versions are
also available. SCD SRAMs pipeline deselect commands one
stage less than read commands. SCD RAMs begin turning off
their outputs immediately after the deselect command has been
captured in the input registers.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
tCycle
t
KQ
I
DD
tCycle
t
KQ
I
DD
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Functional Description
Applications
The GS82032A is a 2,097,152-bit high performance
synchronous SRAM with a 2-bit burst address counter.
Although of a type originally developed for Level 2 Cache
applications supporting high performance CPUs, the device
now finds application in synchronous SRAM applications,
ranging from DSP main store to networking chip set support.
Core and Interface Voltages
The GS82032A operates on a 3.3 V power supply and all
inputs/outputs are 3.3 V- and 2.5 V-compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuit.
Controls
Addresses, data I/Os, chip enables (E
1
, E
2
, E
3
), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Rev: 1.09 7/2002
1/23
© 2000, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
各位大神帮忙看下这样接电流会不会太小了
想问问这样分压光耦的电流会不会太小,这个电路我仿真了,也手动焊接板子了,与仿真结果一致,就是比较担心光耦的If太小,还有就是我用TLP521,这个光耦可以吗? ...
huzl 模拟电子
模拟芯片的Vlogic引脚问题
模拟芯片供电正负15v,但需要一Vlogic供电,这个Vlogic应该怎样处理?因为采用的是数字地和模拟地分开,所以这个5v该怎样供?模拟部分后边是数字部分,也采用ttl电平,请教,这个Vlogic应该如何 ......
mazzz 模拟电子
新版论坛,win8.1试用报告
本帖最后由 Sur 于 2013-12-23 10:20 编辑 先说下好的地方,增加了@功能,哈哈,我先来试试@@Sur, 高级模式比之前做的更好了,现在可以直接发起投票了 bug: 1、点这个会跳到,以前 ......
Sur 为我们提建议&公告
f2812烧写问题请教!
这位大哥,我也遇到跟你同样的问题,装了Flash烧写插件Plug-in后,用tools>Flash Programming烧写时,erase,programming,verify都成功了但是弹出了跟你一摸一样的Warnning,更要命的是我断 ......
fuan1981 微控制器 MCU
EEWORLD大学堂----工业系统应用的参考设计
工业系统应用的参考设计:https://training.eeworld.com.cn/course/176...
dongcuipin 聊聊、笑笑、闹闹
关于MSP430G2553led频测温度的问题
关于引脚 我Vss和K接单片机上的GND,VDD和A接单片机的VCC,1602的RS接P2.0,RW接P2.1,E接P2.27~14的8个引脚接MSP430的P1.0~P1.7。但是V0不知道怎么接。我输了一下程序led没数据显示,求教,麻 ......
第八秒钟 微控制器 MCU

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 299  2649  1828  1555  2531  7  54  37  32  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved