电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS82032AQ-180

产品描述64K x 32 2M Synchronous Burst SRAM
文件大小523KB,共23页
制造商ETC
下载文档 全文预览

GS82032AQ-180概述

64K x 32 2M Synchronous Burst SRAM

文档预览

下载PDF文档
GS82032AT/Q-180/166/133/100
TQFP, QFP
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipelined
operation
• Single Cycle Deselect (SCD) operation
• 3.3 V +10%/–5% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipelined mode
• Byte Write (BW) and/or Global Write (GW) operation
• Common data inputs and data outputs
• Clock Control, registered, address, data, and control
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC standard 100-lead TQFP or QFP package
-180
5.5 ns
3.2 ns
155 mA
9.1 ns
8 ns
100 mA
-166
6 ns
3.5 ns
140 mA
10 ns
8.5 ns
90 mA
-133
7.5 ns
4 ns
115 mA
12 ns
10 ns
80 mA
-100
10 ns
5 ns
90 mA
15 ns
12 ns
65 mA
64K x 32
2M Synchronous Burst SRAM
Flow Through/Pipeline Reads
180 MHz–100 MHz
8 ns–12 ns
3.3 V V
DD
3.3 V and 2.5 V I/O
The function of the Data Output Register can be controlled by
the user via the FT mode pin (Pin 14 in the TQFP). Holding
the FT mode pin low places the RAM in Flow Through mode,
causing output data to bypass the Data Output Register.
Holding FT high places the RAM in Pipelined mode, activating
the rising-edge-triggered Data Output Register.
SCD Pipelined Reads
The GS82032A is an SCD (Single Cycle Deselect) pipelined
synchronous SRAM. DCD (Dual Cycle Deselect) versions are
also available. SCD SRAMs pipeline deselect commands one
stage less than read commands. SCD RAMs begin turning off
their outputs immediately after the deselect command has been
captured in the input registers.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
tCycle
t
KQ
I
DD
tCycle
t
KQ
I
DD
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Functional Description
Applications
The GS82032A is a 2,097,152-bit high performance
synchronous SRAM with a 2-bit burst address counter.
Although of a type originally developed for Level 2 Cache
applications supporting high performance CPUs, the device
now finds application in synchronous SRAM applications,
ranging from DSP main store to networking chip set support.
Core and Interface Voltages
The GS82032A operates on a 3.3 V power supply and all
inputs/outputs are 3.3 V- and 2.5 V-compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuit.
Controls
Addresses, data I/Os, chip enables (E
1
, E
2
, E
3
), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Rev: 1.09 7/2002
1/23
© 2000, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
器件到手了,开始焊接了
图正在上传,先说一下 焊接 的事情。 器件昨天就到了,早上开始对照检查了一遍板子,没问题,然后开始焊。 基本没啥问题,只是发现 贴片的IC很难焊。 这是我第一次焊贴片IC,特别是MAXIM的这 ......
辛昕 DIY/开源硬件专区
USB芯片DATASHEET及参考方案(一)
USB芯片DATASHEET及参考方案(一)...
songbo Microchip MCU
【新思科技IP资源】CDC验证:数十亿门级ASIC设计的最大挑战之一
在多个第三方IP核、外部接口和低功耗设计驱动下,数十亿门级的专用集成电路(ASIC)已具备几十甚至数百个异步时钟域,而要解决跨时钟域(CDC)问题,RTL仿真和静态时序分析(STA)都不是最理想 ......
arui1999 综合技术交流
M3/M4 Q/A汇总贴
本帖最后由 azhiking 于 2014-12-24 00:39 编辑 前些日子家里出了些事情,答应maylove的事情迟迟没有能完成,很抱歉,接下来的时间我会把本版中大家遇到的问题汇总在这个贴子中,当然都是得 ......
azhiking 微控制器 MCU
【一起玩MicroPython】之如何烧写系统
本帖最后由 michael_llh 于 2016-5-2 20:11 编辑 拿到板子后,我们直接使用我们的安卓数据线就可以完成使用了。 理论上是可以直接安装好驱动的,但是如果出现了安装不了的情况,在这里 ......
michael_llh MicroPython开源版块
求购大华DH-PHSA1.2-SH和DH-PHSA1.5-SH的LED模组
求购大华DH-PHSA1.2-SH和DH-PHSA1.5-SH的LED模组,其中DH-PHSA1.2-SH模组像素间距为1.27mm,DH-PHSA1.5-SH模组像素间距为1.588mm。 模组或整块箱体都行。最好能有17年或者18年的备件,其 ......
jmuweb 淘e淘

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2383  88  578  152  1273  48  2  12  4  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved