电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8170LW36C-300I

产品描述18Mb sigma 1x1Lp CMOS I/O Late Write SigmaRAM
文件大小644KB,共27页
制造商ETC
下载文档 全文预览

GS8170LW36C-300I概述

18Mb sigma 1x1Lp CMOS I/O Late Write SigmaRAM

文档预览

下载PDF文档
GS8170LW36/72C-333/300/250/200
209-Bump BGA
Commercial Temp
Industrial Temp
Features
• Late Write mode, Pipelined Read mode
• JEDEC-standard SigmaRAM
pinout and package
• 1.8 V +150/–100 mV core power supply
• 1.8 V CMOS Interface
• ZQ controlled user-selectable output drive strength
• Dual Cycle Deselect
• Burst Read and Write option
• Fully coherent read and write pipelines
• Echo Clock outputs track data output drivers
• Byte write operation (9-bit bytes)
• 2 user-programmable chip enable inputs
• IEEE 1149.1 JTAG-compliant Serial Boundary Scan
• 209-bump, 14 mm x 22 mm, 1 mm bump pitch BGA package
• Pin-compatible with future 36Mb, 72Mb, and 144Mb
devices
18Mb
Σ
1x1Lp CMOS I/O
Late Write SigmaRAM™
Functional Description
200 MHz–333 MHz
1.8 V V
DD
1.8 V I/O
SigmaRAM Family Overview
GS8170LW36/72 SigmaRAMs are built in compliance with
the SigmaRAM pinout standard for synchronous SRAMs.
They are 18,874,368-bit (18Mb) SRAMs. This family of wide,
very low voltage CMOS I/O SRAMs is designed to operate at
the speeds needed to implement economical high performance
networking systems.
Bottom View
209-Bump, 14 mm x 22 mm BGA
1 mm Bump Pitch, 11 x 19 Bump Array
Because SigmaRAMs are synchronous devices, address data
inputs and read/write control inputs are captured on the rising
edge of the input clock. Write cycles are internally self-timed
and initiated by the rising edge of the clock input. This feature
eliminates complex off-chip write pulse generation required by
asynchronous SRAMs and simplifies input signal timing.
Σ
RAMs support pipelined reads utilizing a rising-edge-
triggered output register. They also utilize a Dual Cycle
Deselect (DCD) output deselect protocol.
Σ
RAMs are offered in a number of configurations including
Late Write, Double Late Write, and Double Data Rate (DDR).
The logical differences between the protocols employed by
these RAMs mainly involve various approaches to write
cueing and data transfer rates. The
Σ
RAM
family standard
allows a user to implement the interface protocol best suited to
the task at hand.
Σ
RAMs are implemented with high performance CMOS
technology and are packaged in a 209-bump BGA.
Parameter Synopsis
Key Fast Bin Specs
Cycle Time
Access Time
Symbol
tKHKH
tKHQV
- 333
3.0 ns
1.6 ns
Rev: 2.03 1/2005
1/27
© 2002, GSI Technology, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
请教大师RAW-OS任务切换问题
RAW-OS移植到MB9BF618S,并且LWIP也已经移植好,能够实现收发(PC能够ping通) 现在出现了一个问题: LWIP创建的任务名字为tcpip_thread ,优先级设置为2,当整个程序运行起来后,只有任务tic ......
仿真英雄 嵌入式系统
C51指针问题请教
我在学习指针过程碰到一个问题,请教大家: 下面程序,单片机上电运行,第一次调用readRom()函数正常,第二次调用读取的数就不对了,也就是说while(1) 里第二个循环就不对了,第一个循环 ......
qingyin 嵌入式系统
提问+51单片机通过74HC138驱动数码管
以前只是用管脚直接驱动数码管,现在的新开搬上多了个74HC138译码器,搞得我心神不宁无处下手,有没有大神以前用过,能不能够讲下区别是啥...
宋士林 51单片机
无线局域网技术:几种无线通信标准比较
最近找了一些无线的资料无线局域网技术:几种无线通信标准比较无论是家庭还是商业用户,在寻求无线局域网(WLAN)解决方案上都有许多选择。很多产品都支持802.11a、802.11b、802.11g和802.11n等Wi ......
sunxg 微控制器 MCU
求DM642的驱动开发包(DDK)
哪位大侠有DM642的驱动开发包(DDK)啊?能否给一份呢?...
superficial DSP 与 ARM 处理器
请教WINCE的NBOOT下载问题
我用的是ATLAS 芯片AT640,想请教下NBOOT下载问题,谢谢~~...
逍遥侯 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2724  1970  20  1871  1624  2  14  41  35  58 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved