电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8161Z36T-225

产品描述18Mb Pipelined and Flow Through Synchronous NBT SRAM
文件大小596KB,共36页
制造商ETC
下载文档 全文预览

GS8161Z36T-225概述

18Mb Pipelined and Flow Through Synchronous NBT SRAM

文档预览

下载PDF文档
GS8161Z18(T/D)/GS8161Z32(D)/GS8161Z36(T/D)
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• User-configurable Pipeline and Flow Through mode
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization
• Fully pin-compatible with both pipelined and flow through
NtRAM™, NoBL™ and ZBT™ SRAMs
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 8M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ pin for automatic power-down
• JEDEC-standard 100-lead TQFP and 165-bump FP-BGA
packages
18Mb Pipelined and Flow Through
Synchronous NBT SRAM
250 MHz–133 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable, ZZ and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8161Z18(T/D)/GS8161Z32(D)/GS8161Z36(T/D) may
be configured by the user to operate in Pipeline or Flow
Through mode. Operating as a pipelined synchronous device,
in addition to the rising-edge-triggered registers that capture
input signals, the device incorporates a rising-edge-triggered
output register. For read cycles, pipelined SRAM output data is
temporarily stored by the edge triggered output register during
the access cycle and then released to the output drivers at the
next rising edge of clock.
The GS8161Z18(T/D)/GS8161Z32(D)/GS8161Z36(T/D) is
implemented with GSI's high performance CMOS technology
and is available in JEDEC-standard 100-pin TQFP and
165-bump FP-BGA packages.
Functional Description
The GS8161Z18(T/D)/GS8161Z32(D)/GS8161Z36(T/D) is an
18Mbit Synchronous Static SRAM. GSI's NBT SRAMs, like
ZBT, NtRAM, NoBL or other pipelined read/double late write
or flow through read/single late write SRAMs, allow
utilization of all available bus bandwidth by eliminating the
need to insert deselect cycles when the device is switched from
read to write cycles.
Parameter Synopsis
Pipeline
3-1-1-1
3.3 V
2.5 V
Flow
Through
2-1-1-1
3.3 V
2.5 V
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
Curr
(x18)
Curr
(x32/x36)
-250 -225 -200 -166 -150 -133 Unit
2.5 2.7 3.0 3.4 3.8 4.0 ns
4.0 4.4 5.0 6.0 6.7 7.5 ns
280
330
275
320
5.5
5.5
175
200
175
200
255
300
250
295
6.0
6.0
165
190
165
190
230
270
230
265
6.5
6.5
160
180
160
180
200
230
195
225
7.0
7.0
150
170
150
170
185
215
180
210
7.5
7.5
145
165
145
165
165
190
165
185
8.5
8.5
135
150
135
150
mA
mA
mA
mA
ns
ns
mA
mA
mA
mA
Rev: 2.15 11/2004
1/36
© 1998, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
51单片机定时延时,达不到要求,,,是什么原因呢?
51单片机定时延时,达不到要求,,,是什么原因呢? 仿照stm32的systemClock编写一个定时延时函数,,如下:定时器每10us产生一次中断,中断里把全局变量减1直到减完,理因产生us*10微秒的延时 ......
唯美阿德 51单片机
视频服务器性能评估要素
视频服务器作为视音频信号的最终存储中心,其性能决定了整个系统的性能。视频服务器系统究其根本仍为计算机系统,由于其存储的是数字电视信号,要求其指标更高,传输量更大,速度要求更快而已。因此 ......
alexa 工业自动化与控制
f5529 uart 無法傳值
更改官方(iar)code 但終端機無法收到f5529傳的值 想請教各位大大問題點在哪裡?? #include void main(void) { WDTCTL = WDTPW + WDTHOLD; // Stop WDT P3SEL = BI ......
s87402 微控制器 MCU
EVC中,怎样将时间格式转换为字符形式
rt...
babyspider 嵌入式系统
哪位前辈介绍一本详细介绍元器件参数计算的书籍
做超外差收音机,看原理都懂,但是具体到为什么放那么大的电容什么的就毫无头绪了,新菜都是这问题,但是数电模电都学完了,还是没有设计能力。...
zxpla 模拟电子
过年了!我也出一块极品板子,TOPPIC
板子买的链接,优惠后998的套餐,现在不讲原价了,给钱就买,拿着钱抢票去! 主要特点: ——集成最新SD卡、USB、LED8*8点阵、PS/2 PC键盘共26个模块! ——支持6脚到40脚的包括PIC(支持1 ......
wuyanyanke 淘e淘

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 190  551  2544  796  1127  4  12  52  17  23 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved