电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8N3Q001KG-1020CDI

产品描述Programmable Oscillators PROGRAMMABLE 5X7 OSCILLATOR
产品类别无源元件   
文件大小170KB,共21页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

8N3Q001KG-1020CDI在线购买

供应商 器件名称 价格 最低购买 库存  
8N3Q001KG-1020CDI - - 点击查看 点击购买

8N3Q001KG-1020CDI概述

Programmable Oscillators PROGRAMMABLE 5X7 OSCILLATOR

8N3Q001KG-1020CDI规格参数

参数名称属性值
产品种类
Product Category
Programmable Oscillators
制造商
Manufacturer
IDT(艾迪悌)
产品
Product
XO
封装 / 箱体
Package / Case
7 mm x 5 mm x 1.55 mm
长度
Length
7 mm
宽度
Width
5 mm
系列
Packaging
Tube
工厂包装数量
Factory Pack Quantity
364
单位重量
Unit Weight
0.006562 oz

文档预览

下载PDF文档
Quad-Frequency Programmable XO IDT8N3Q001 REV G
DATA SHEET
General Description
The IDT8N3Q001 is a Quad-Frequency Programmable Clock
Oscillator with very flexible frequency programming capabilities. The
device uses IDT’s fourth generation FemtoClock® NG technology for
an optimum of high clock frequency and low phase noise
performance. The device accepts 2.5V or 3.3V supply and is
packaged in a small, lead-free (RoHS 6) 10-lead Ceramic 5mm x
7mm x 1.55mm package.
Besides the four default power-up frequencies set by the FSEL0 and
FSEL1 pins, the IDT8N3Q001 can be programmed via the I
2
C
interface to output clock frequencies between 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz to a very high degree of
precision with a frequency step size of 435.9Hz ÷
N
(N is the PLL
output divider). Since the FSEL0 and FSEL1 pins are mapped to 4
independent PLL M and N divider registers (P, MINT, MFRAC and N),
reprogramming those registers to other frequencies under control of
FSEL0 and FSEL1 is supported. The extended temperature range
supports wireless infrastructure, telecommunication and networking
end equipment requirements.
Features
Fourth generation FemtoClock® NG technology
Programmable clock output frequency from 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz
Four power-up default frequencies (see part number order
codes), re-programmable by I
2
C
I
2
C programming interface for the output clock frequency and
internal PLL control registers
Frequency programming resolution is 435.9Hz ÷N
One 2.5V, 3.3V LVPECL clock output
Two control inputs for the power-up default frequency
LVCMOS/LVTTL compatible control inputs
RMS phase jitter @ 156.25MHz (12kHz - 20MHz): 0.244ps
(typical), integer PLL feedback configuration
RMS phase jitter @ 156.25MHz (1kHz - 40MHz): 0.265ps
(typical), integer PLL feedback configuration
Full 2.5V or 3.3V supply modes
-40°C to 85°C ambient operating temperature
Available in Lead-free (RoHS 6) package
Block Diagram
OSC
f
XTAL
÷MINT,
MFRAC
2
25
FSEL1
FSEL0
SCLK
SDATA
OE
Pulldown
Pulldown
Pullup
Pullup
Pullup
Pin Assignment
÷P
PFD
&
LPF
FemtoClock® NG
VCO
1950-2600MHz
÷N
Q
nQ
DNU 1
OE 2
V
EE
3
FSEL0 4
FSEL1 5
10 SCLK
9 SDATA
8 V
CC
7 nQ
6 Q
7
Configuration Register (ROM)
(Frequency, APR, Polarity)
I
2
C Control
IDT8N3Q001
10-lead Ceramic 5mm x 7mm x 1.55mm
package body
CD Package
Top View
IDT8N3Q001GCD REVISION A
MARCH 6, 2012
1
©2012 Integrated Device Technology, Inc.
摩托罗拉硬件工程师写的PCB布线教程,电磁兼容性设计,很经典。分享给大家。
摩托罗拉硬件工程师写的PCB布线教程,电磁兼容性设计,很经典。分享给大家。 ...
dannisdd PCB设计
LM317电压调节出问题,LDO尖叫
像下图那样,我做了一个LM317的电路 根据手册的公式计算输出电压应该在3.13V左右 开始的时候我没有看器件手册 想着使用一个电位器替换两颗分压电阻就可以了 在R1处并联一颗C1电容 测试的时 ......
littleshrimp 模拟电子
LCD提问
液晶屏的相关程序谁有啊...
卐葉子紛飛♂ 嵌入式系统
是否组织一个团购,终极开发平台S5PV210
是否组织一个团购, 终极开发平台S5PV210, 期待中........
osoon2008 嵌入式系统
OV9650,搞不定了,求助!
各位英雄: 小弟平台为PXA270+WINCE5.0,OV9650现在可以进行实时预览,可是亮度太低,寄存器参照的是标准设置; 无论怎么修改寄存器,比如修改增益、曝光、颜色矩阵,都无法使亮度 ......
jiafenyong 嵌入式系统
msp430f149仿真错误
用MSP-FET430UIF,仿真时出现错误160770,什么原因。。。软件设置,驱动都对...
hghkci 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 243  1165  423  475  10  37  49  47  14  43 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved