电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8N4Q001LG-0034CDI

产品描述Programmable Oscillators PROGRAMMABLE 5X7 OSCILLATOR
产品类别无源元件   
文件大小163KB,共20页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

8N4Q001LG-0034CDI在线购买

供应商 器件名称 价格 最低购买 库存  
8N4Q001LG-0034CDI - - 点击查看 点击购买

8N4Q001LG-0034CDI概述

Programmable Oscillators PROGRAMMABLE 5X7 OSCILLATOR

8N4Q001LG-0034CDI规格参数

参数名称属性值
产品种类
Product Category
Programmable Oscillators
制造商
Manufacturer
IDT(艾迪悌)
RoHSNo
产品
Product
XO
封装 / 箱体
Package / Case
7 mm x 5 mm x 1.55 mm
长度
Length
7 mm
宽度
Width
5 mm
系列
Packaging
Tube
工厂包装数量
Factory Pack Quantity
364
单位重量
Unit Weight
0.006562 oz

文档预览

下载PDF文档
Quad-Frequency Programmable XO IDT8N4Q001 REV G
DATA SHEET
General Description
The IDT8N4Q001 is a Quad-Frequency Programmable Clock
Oscillator with very flexible frequency programming capabilities. The
device uses IDT’s fourth generation FemtoClock® NG technology for
an optimum high clock frequency and low phase noise performance.
The device accepts 2.5V or 3.3V supply and is packaged in a small,
lead-free (RoHS 6) 10-lead ceramic 5mm x 7mm x 1.55mm package.
Besides the four default power-up frequencies set by the FSEL0 and
FSEL1 pins, the IDT8N4Q001 can be programmed via the I
2
C
interface to output clock frequencies between 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz to a very high degree of
precision with a frequency step size of 435.9Hz ÷
N
(N is the PLL
output divider). Since the FSEL0 and FSEL1 pins are mapped to four
independent PLL divider registers (P, MINT, MFRAC and N),
reprogramming those registers to other frequencies under control of
FSEL0 and FSEL1 is supported. The extended temperature range
supports wireless infrastructure, telecommunication and networking
end equipment requirements.
Features
Fourth generation FemtoClock® NG technology
Programmable clock output frequency from 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz
Four power-up default frequencies (see part number order
codes), re-programmable by I
2
C
I
2
C programming interface for the output clock frequency and
internal PLL control registers
Frequency programming resolution is 435.9Hz ÷N
One 2.5V, 3.3V LVDS clock output
Two control inputs for the power-up default frequency
LVCMOS/LVTTL compatible control inputs
RMS phase jitter @ 156.25MHz (12kHz - 20MHz): 0.253ps
(typical), integer PLL feedback configuration
RMS phase jitter @ 156.25MHz (1kHz - 40MHz): 0.263ps
(typical), integer PLL feedback configuration
Full 2.5V or 3.3V supply modes
-40°C to 85°C ambient operating temperature
Available in Lead-free (RoHS 6) package
Block Diagram
OSC
f
XTAL
÷MINT,
MFRAC
2
25
FSEL1
FSEL0
SCLK
SDATA
OE
Pulldown
Pulldown
Pullup
Pullup
Pullup
Pin Assignment
÷P
PFD
&
LPF
FemtoClock® NG
VCO
1950-2600MHz
÷N
Q
nQ
DNU 1
OE 2
GND 3
FSEL0 4
FSEL1 5
10 SCLK
9 SDATA
8 V
DD
7 nQ
6 Q
7
Configuration Register (ROM)
(Frequency, APR, Polarity)
I
2
C Control
IDT8N4Q001
10-lead ceramic 5mm x 7mm x 1.55mm
package body
CD Package
Top View
IDT8N4Q001GCD
REVISION A
MARCH 6, 2012
1
©2012 Integrated Device Technology, Inc.
不稳定低压怎么给铅蓄电池有效充电?
我入手了100瓦24伏太阳能板,怎么给24伏铅蓄电池充电效果几乎没有呢?...
g6g6 电源技术
初学edk,有两个问题请教。
初学者,做了edk的6个实验,感觉对edk有了最初级的了解,有些问题想请教大家: 1.想打开别人的工程文件,结果总是不成功,提示错误是: ERROR:EDK:1550 - IPNAME: microblaze, INSTANCE: mi ......
qd0090 FPGA/CPLD
一个验证过的testbenches模块
就是初学者可以下载下来看下。。。...
383077599 FPGA/CPLD
wince 可是识别网卡 但是从台式机不能ping到开发板
我的开发板是用cf卡的网卡,在wince中可以识别出是ne2000的网卡,并且也在网络设置那地方识别出了网卡,但是从台式机上ping开发板就是ping不通 是怎么回事啊...
ljpronaldo 嵌入式系统
请问一个AT指令的问题
利用SIM300模块和430单片机做的设备,用手机短信控制设备,执行一条删除一条,如果前面短信未删除,后面指令就无法执行,现在的问题是加了回复(执行一条指令返回一条确认消息)后就只能执行第 ......
eris2007 嵌入式系统
来学习一下
来学习一下 ...
wxy1909 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 305  422  2285  2348  2533  20  56  12  9  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved