电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8161E18D-133

产品描述1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs
文件大小597KB,共36页
制造商ETC
下载文档 全文预览

GS8161E18D-133概述

1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs

文档预览

下载PDF文档
GS8161E18(T/D)/GS816132(D)/GS816136(T/D)
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Dual Cycle Deselect (DCD) operation
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP and 165-bump BGA
packages
1M x 18, 512K x 32, 512K x 36
18Mb Sync Burst SRAMs
250 MHz–133 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
with the Linear Burst Order (LBO) input. The Burst function need not
be used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by the user
via the FT mode pin (Pin 14). Holding the FT mode pin low places the
RAM in Flow Through mode, causing output data to bypass the Data
Output Register. Holding FT high places the RAM in Pipeline mode,
activating the rising-edge-triggered Data Output Register.
DCD Pipelined Reads
The GS8161E18(T/D)/GS8161E32(D)/GS8161E36(T/D) is a DCD
(Dual Cycle Deselect) pipelined synchronous SRAM. SCD (Single
Cycle Deselect) versions are also available. DCD SRAMs pipeline
disable commands to the same degree as read commands. DCD
RAMs hold the deselect command for one full cycle and then begin
turning off their outputs just after the second rising edge of clock.
Functional Description
Applications
The GS8161E18(T/D)/GS8161E32(D)/GS8161E36(T/D) is a
18,874,368-bit high performance synchronous SRAM with a 2-bit
burst address counter. Although of a type originally developed for
Level 2 Cache applications supporting high performance CPUs, the
device now finds application in synchronous SRAM applications,
ranging from DSP main store to networking chip set support.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable (BW)
input combined with one or more individual byte write signals (Bx).
In addition, Global Write (GW) is available for writing all bytes at one
time, regardless of the Byte Write control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion (High) of
the ZZ signal, or by stopping the clock (CK). Memory data is retained
during Sleep mode.
Controls
Addresses, data I/Os, chip enable (E1), address burst control inputs
(ADSP, ADSC, ADV) and write control inputs (Bx, BW, GW) are
synchronous and are controlled by a positive-edge-triggered clock
input (CK). Output enable (G) and power down control (ZZ) are
asynchronous inputs. Burst cycles can be initiated with either ADSP
or ADSC inputs. In Burst mode, subsequent burst addresses are
generated internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or interleave order
Core and Interface Voltages
The GS8161E18(T/D)/GS8161E32(D)/GS8161E36(T/D) operates on
a 2.5 V or 3.3 V power supply. All input are 3.3 V and 2.5 V
compatible. Separate output power (V
DDQ
) pins are used to decouple
output noise from the internal circuits and are 3.3 V and 2.5 V
compatible.
Parameter Synopsis
-250
Pipeline
3-1-1-1
3.3 V
2.5 V
Flow Through
2-1-1-1
3.3 V
2.5 V
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x18)
Curr (x36)
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x18)
Curr (x36)
2.5
4.0
280
330
275
320
5.5
5.5
175
200
175
200
-225
2.7
4.4
255
300
250
295
6.0
6.0
165
190
165
190
-200
3.0
5.0
230
270
230
265
6.5
6.5
160
180
160
180
-166
3.4
6.0
200
230
195
225
7.0
7.0
150
170
150
170
-150
3.8
6.7
185
215
180
210
7.5
7.5
145
165
145
165
-133
4.0
7.5
165
190
165
185
8.5
8.5
135
150
135
150
Unit
ns
ns
mA
mA
mA
mA
ns
ns
mA
mA
mA
mA
Rev: 2.13 11/2004
1/36
© 1999, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
在公司看慕尼黑:东芝线上展会开展啦!
一年一度的慕尼黑电子展又开始了(3月17日-19日 上海新国际博览中心),相信坛子里不少朋友已经奔赴现场。但是考虑到还有大部分的朋友由于距离较远,没有机会现场体验新产品、新技术。为此,东 ......
EEWORLD社区 综合技术交流
【AN-746应用笔记】通过ADN2812支持FDDI
简介: ADN2812连续速率时钟和数据恢复(CDR)器件可支持12.3Mbps至2.7Gbps之间的所有NRZ和NRZI随机数据模式,而且与协议无关。 114237 114238...
EEWORLD社区 ADI 工业技术
源滤波里面的 共振峰值?
请问这里的高手,有源滤波里面的 共振峰值 是什么意思? 为什么,品质因数过大,导致共振峰值过大,需要减小.品质因数 而共振峰值,有没有确定的大小. 谢谢,指教....
tdnx611g 模拟电子
P87LPC76x I2C 被控器编程规范
本文给出了简明的仅仅支持被控制器的I2C软件的规范和一个ASM演示程序。本文是应用指南AN464用P87LPC76X作为I2C总线的主控制器的补充...
rain 模拟电子
【社区大讲堂】数据采集系统设计原则与基本方法
一、数据采集系统设计的基本原则 1、硬件设计的基本原则 【1】良好的性价比 系统硬件设计中,一定要注意在满足性能指标的前提下,尽可能地降低价格,以便得到高的性能价格比,这是 ......
天天向上 测试/测量
P2OUT &= ~BIT3; P2OUT &= ~BIT4;这两个代码是什么意思
请说得详细一点,我啥也不懂,,,, ...
切换中英文 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2402  2087  1765  251  1390  53  55  30  33  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved