电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS816136

产品描述1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs
文件大小594KB,共36页
制造商ETC
下载文档 选型对比 全文预览

GS816136概述

1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs

文档预览

下载PDF文档
GS816118(T/D)/GS816132(D)/GS816136(T/D)
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Single Cycle Deselect (SCD) operation
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP and 165-bump BGA
packages
1M x 18, 512K x 32, 512K x 36
18Mb Sync Burst SRAMs
250 MHz–133 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
counter may be configured to count in either linear or interleave order
with the Linear Burst Order (LBO) input. The Burst function need not
be used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by the user
via the FT mode pin (Pin 14). Holding the FT mode pin low places the
RAM in Flow Through mode, causing output data to bypass the Data
Output Register. Holding FT high places the RAM in Pipeline mode,
activating the rising-edge-triggered Data Output Register.
SCD Pipelined Reads
The GS816118(T/D)/GS816132(D)/GS816136(T/D) is a SCD (Single
Cycle Deselect) pipelined synchronous SRAM. DCD (Dual Cycle
Deselect) versions are also available. SCD SRAMs pipeline deselect
commands one stage less than read commands. SCD RAMs begin
turning off their outputs immediately after the deselect command has
been captured in the input registers.
Functional Description
Applications
The GS816118(T/D)/GS816132(D)/GS816136(T/D) is an
18,874,368-bit high performance synchronous SRAM with a 2-bit
burst address counter. Although of a type originally developed for
Level 2 Cache applications supporting high performance CPUs, the
device now finds application in synchronous SRAM applications,
ranging from DSP main store to networking chip set support.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable (BW)
input combined with one or more individual byte write signals (Bx).
In addition, Global Write (GW) is available for writing all bytes at one
time, regardless of the Byte Write control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion (High) of
the ZZ signal, or by stopping the clock (CK). Memory data is retained
during Sleep mode.
Controls
Addresses, data I/Os, chip enable (E1), address burst control inputs
(ADSP, ADSC, ADV) and write control inputs (Bx, BW, GW) are
synchronous and are controlled by a positive-edge-triggered clock
input (CK). Output enable (G) and power down control (ZZ) are
asynchronous inputs. Burst cycles can be initiated with either ADSP
or ADSC inputs. In Burst mode, subsequent burst addresses are
generated internally and are controlled by ADV. The burst address
Core and Interface Voltages
The GS816118(T/D)/GS816132(D)/GS816136(T/D) operates on a 2.5
V or 3.3 V power supply. All input are 3.3 V and 2.5 V compatible.
Separate output power (V
DDQ
) pins are used to decouple output noise
from the internal circuits and are 3.3 V and 2.5 V compatible.
Parameter Synopsis
-250 -225 -200 -166 -150 -133 Unit
Pipeline
3-1-1-1
3.3 V
2.5 V
Flow
Through
2-1-1-1
3.3 V
2.5 V
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x18)
Curr (x36)
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x18)
Curr (x36)
2.5
4.0
280
330
275
320
5.5
5.5
175
200
175
200
2.7
4.4
255
300
250
295
6.0
6.0
165
190
165
190
3.0
5.0
230
270
230
265
6.5
6.5
160
180
160
180
3.4
6.0
200
230
195
225
7.0
7.0
150
170
150
170
3.8
6.7
185
215
180
210
7.5
7.5
145
165
145
165
4.0
7.5
165
190
165
185
8.5
8.5
135
150
135
150
ns
ns
mA
mA
mA
mA
ns
ns
mA
mA
mA
mA
Rev: 2.13 11/2004
1/36
© 1999, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.

GS816136相似产品对比

GS816136 GS816118 GS816118D GS816118T GS816132 GS816132D GS816136D) GS816136T
描述 1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs 1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs 1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs 1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs 1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs 1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs 1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs 1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs
对星载SAR地理编码图像若干评估指标的分析与研究
摘要:对SAR图像地理编码过程和描述地理编码图像特性若干评估指标进行了初步的讨论和探究,通过分析一幅Radarsat-1卫星地理编码图像定位精度!指向误差精度!比例误差!扭曲误差等指标,为星载SAR地理 ......
JasonYoo 电源技术
从nand flash中引导vxworks的一些问题
我现在有一块开发板,cpu是s3c2410,64M SDRAM, flash 只有nand flash,我现在用来做vxworks. 我改了好多天的bsp,现在仍然没有串口信息,我想请教几个问题,希望哪位大虾帮我一把,谢谢! 1 ......
helloween 实时操作系统RTOS
富士变频器问题需求帮助
富士5000P11,22KW变频器出现输出三相电压只有200V左右,输入为380V。直流母线电压530V,我对机器初始化后还是一样。我是用数字万用表检测的。电机是7.·5KW的,运行都正常。不知道这种情况是什 ......
eeleader 工业自动化与控制
ispLever6.0引脚分配问题:部分输入输出脚无法在top view中定义,红色显示
引脚分配时出现部分引脚没有在spreadsheet view的PIN attribute中出现,在左侧双击之,则会在其中出现,但是top view中则在左侧红色显示,未能完成相应的变化,一直无法更改。不知有谁碰到过类 ......
eeleader FPGA/CPLD
GSM技术基础资料——PPT
32688 32689...
小瑞 无线连接
S7-200 PLC解密软件下载 绝对能下!!
S7-200 PLC解密软件下载 绝对能下!!http://www.tf168.cn/p/l/plc/atfile/S7-200.rar 点击这里下载<http://www.tf168.cn/p/l/plc/atfile/s7200.rar 点击这里下载<http://www.tf168.cn/p/l/pl ......
qqwwe 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1883  1662  105  2446  1839  38  34  3  50  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved