电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS816036T-225I

产品描述1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs
文件大小544KB,共28页
制造商ETC
下载文档 全文预览

GS816036T-225I概述

1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs

文档预览

下载PDF文档
Prelimina
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Single Cycle Deselect (SCD) operation
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP package
Pipeline
3-1-1-1
3.3 V
2.5 V
Flow
Through
2-1-1-1
3.3 V
2.5 V
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
Curr
(x18)
Curr
(x32/x36)
-250 -225 -200 -166 -150 -133 Unit
2.5 2.7 3.0 3.4 3.8 4.0 ns
4.0 4.4 5.0 6.0 6.7 7.5 ns
280
330
275
320
5.5
5.5
175
200
175
200
255
300
250
295
6.0
6.0
165
190
165
190
230
270
230
265
6.5
6.5
160
180
160
180
200
230
195
225
7.0
7.0
150
170
150
170
185
215
180
210
7.5
7.5
145
165
145
165
165
190
165
185
8.5
8.5
135
150
135
150
mA
mA
mA
mA
ns
ns
mA
mA
mA
mA
GS816018/32/36T-250/225/200/166/150/1
1M x 18, 512K x 32, 512K x 36
18Mb Sync Burst SRAMs
250 MHz–133 M
2.5 V or 3.3 V V
2.5 V or 3.3 V
cycles can be initiated with either ADSP or ADSC inputs. I
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. T
Burst function need not be used. New addresses can be load
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled b
the user via the FT mode pin (Pin 14). Holding the FT mod
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising
edge-triggered Data Output Register.
Byte Write and Global Write
Byte write operation is performed by using Byte Write ena
(BW) input combined with one or more individual byte wri
signals (Bx). In addition, Global Write (GW) is available fo
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
Functional Description
Applications
The GS816018/32/36T is an 18,874,368-bit (16,777,216-bit
for x32 version) high performance synchronous SRAM with a
2-bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
The GS816018/32/36T operates on a 2.5 V or 3.3 V power
supply. All input are 3.3 V and 2.5 V compatible. Separate
output power (V
DDQ
) pins are used to decouple output nois
from the internal circuits and are 3.3 V and 2.5 V compatib
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
Rev: 2.12 3/2002
1/28
© 1999, Giga Semiconductor,
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
MSP430单片机__delay_cycles精确延时的说明及改正
来讨论一下关于MSP430单片机使用__delay_cycles延时的问题. IAR for MSP430编译器提供了一个编译器内联的精确延时函数(并非真正的 函数)以提供用户精确延时使用, 该函数原型是: __intrinsic ......
Aguilera 微控制器 MCU
一周精彩回顾:2018.8.27-9.2
hi,大家早上好~~又到了我们的一周精彩回顾时间~在刚刚过去的一周,我们论坛又有了许多变化~373412(偷偷截个上周好料的图) 新开设了“高校创新实验室”板块,目前湖北理工学院电子技术协会 ......
okhxyyo 聊聊、笑笑、闹闹
请教wince5.0的启动问题,各位大侠多多指教啊
基于pxa270,定制wince的BSP,eboot已经跑起来了,内核也能下载了,但是内核启动到一半就卡住了,请教各位出现这种情况的可能原因是什么呢,搞了好几天了,头都大了。下面是DNW显示的信息: Et ......
yes2250 嵌入式系统
EK-TM4C1294XL Ethernet可以发送数据,但是收到的数据都是CRC错误。
本帖最后由 zwj108 于 2015-5-24 17:15 编辑 EK-TM4C1294XL Ethernet可以发送数据,但是收到的数据包都是CRC错误。 EK-TM4C1294XL用网线和台式机直接相连,开发板发送ARP包,台式机可 ......
zwj108 微控制器 MCU
如何在保持高效的同时实现快速充电
我们的日常生活之中已经离不开快速充电,尤其在外出时,我们很多事情几乎都要依赖于手机和平板电脑,这让我们的设备总是需要充电,且最好是在较短的时间里。快速充电可应用于移动设备, ......
德州仪器_视频 模拟与混合信号
TI C6000 优化进阶:编译器优化循环的几个步骤
循环的运算性能主要取决于编译器能否编排出恰当的软件流水,编译器优化一个循环的过程大致分为三个步骤: 获取循环次数信息。这些信息能帮助编译器判断是否要对循环做自动展开等操作。有时编 ......
Aguilera DSP 与 ARM 处理器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2875  2769  511  2501  852  3  18  59  49  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved