电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS816036T-250

产品描述1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs
文件大小544KB,共28页
制造商ETC
下载文档 全文预览

GS816036T-250概述

1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs

文档预览

下载PDF文档
Prelimina
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Single Cycle Deselect (SCD) operation
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP package
Pipeline
3-1-1-1
3.3 V
2.5 V
Flow
Through
2-1-1-1
3.3 V
2.5 V
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
Curr
(x18)
Curr
(x32/x36)
-250 -225 -200 -166 -150 -133 Unit
2.5 2.7 3.0 3.4 3.8 4.0 ns
4.0 4.4 5.0 6.0 6.7 7.5 ns
280
330
275
320
5.5
5.5
175
200
175
200
255
300
250
295
6.0
6.0
165
190
165
190
230
270
230
265
6.5
6.5
160
180
160
180
200
230
195
225
7.0
7.0
150
170
150
170
185
215
180
210
7.5
7.5
145
165
145
165
165
190
165
185
8.5
8.5
135
150
135
150
mA
mA
mA
mA
ns
ns
mA
mA
mA
mA
GS816018/32/36T-250/225/200/166/150/1
1M x 18, 512K x 32, 512K x 36
18Mb Sync Burst SRAMs
250 MHz–133 M
2.5 V or 3.3 V V
2.5 V or 3.3 V
cycles can be initiated with either ADSP or ADSC inputs. I
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. T
Burst function need not be used. New addresses can be load
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled b
the user via the FT mode pin (Pin 14). Holding the FT mod
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising
edge-triggered Data Output Register.
Byte Write and Global Write
Byte write operation is performed by using Byte Write ena
(BW) input combined with one or more individual byte wri
signals (Bx). In addition, Global Write (GW) is available fo
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
Functional Description
Applications
The GS816018/32/36T is an 18,874,368-bit (16,777,216-bit
for x32 version) high performance synchronous SRAM with a
2-bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
The GS816018/32/36T operates on a 2.5 V or 3.3 V power
supply. All input are 3.3 V and 2.5 V compatible. Separate
output power (V
DDQ
) pins are used to decouple output nois
from the internal circuits and are 3.3 V and 2.5 V compatib
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
Rev: 2.12 3/2002
1/28
© 1999, Giga Semiconductor,
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
【MSP430 编译器使用经验】 + Energy Trace™
【MSP430 编译器使用经验】 + Energy Trace™在低功耗项目,评估MCU自身能量功耗为多少!那些资源占用了多少功耗!是个比较麻烦且比较有难度的检测手段 TI的Energy Trace™是为MSP4 ......
蓝雨夜 微控制器 MCU
STM32的5v继电器驱动电路
使用这个电路 继电器不工作,STM32的io电压3.3v,怎样解决这个问题呢 ...
小熊怪物 stm32/stm8
AD9162的配置问题
AD9162在配置的时候有好多寄存器,但是在配置的时候datasheet给了一个START-UP SEQUENCE,如下图。但有些需要配置的寄存器并不在这个START-UPSEQUENCE中,如 Register 0x304、 Register 0x306这 ......
yangsen7336 ADI 工业技术
说说工作的事儿,IC测试平时都干些什么???
本帖最后由 wsmysyn 于 2015-9-29 00:39 编辑 芯片测试平时都干些嘛呢?也一堆杂事,最近闲得无聊,写一写。也算是个记录吧,最近学到的,以免日后忘了。 经理曾经转给我一篇文章,说IC测试 ......
wsmysyn 工作这点儿事
项目外包:E1转IP、IP转E1设备
项目需求:做一个E1转IP,IP转E1的设备适配器。 E1的30时隙语音数据转换成一路IP数据发送, 对端收到后需要将IP语音数据转换成E1数据。其中要求IP语音包压缩格式要小,大概一个时隙的语言数 ......
renguoquan 嵌入式系统
关于STM32TIM的ETR
请问STM32TIM的ETR是否像手册上描述的先预分频然后进行数字滤波?...
digi01 stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2689  1631  330  2493  2880  4  34  57  51  59 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved