电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS816036T-150

产品描述1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs
文件大小544KB,共28页
制造商ETC
下载文档 全文预览

GS816036T-150概述

1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs

文档预览

下载PDF文档
Prelimina
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Single Cycle Deselect (SCD) operation
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP package
Pipeline
3-1-1-1
3.3 V
2.5 V
Flow
Through
2-1-1-1
3.3 V
2.5 V
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
Curr
(x18)
Curr
(x32/x36)
-250 -225 -200 -166 -150 -133 Unit
2.5 2.7 3.0 3.4 3.8 4.0 ns
4.0 4.4 5.0 6.0 6.7 7.5 ns
280
330
275
320
5.5
5.5
175
200
175
200
255
300
250
295
6.0
6.0
165
190
165
190
230
270
230
265
6.5
6.5
160
180
160
180
200
230
195
225
7.0
7.0
150
170
150
170
185
215
180
210
7.5
7.5
145
165
145
165
165
190
165
185
8.5
8.5
135
150
135
150
mA
mA
mA
mA
ns
ns
mA
mA
mA
mA
GS816018/32/36T-250/225/200/166/150/1
1M x 18, 512K x 32, 512K x 36
18Mb Sync Burst SRAMs
250 MHz–133 M
2.5 V or 3.3 V V
2.5 V or 3.3 V
cycles can be initiated with either ADSP or ADSC inputs. I
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. T
Burst function need not be used. New addresses can be load
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled b
the user via the FT mode pin (Pin 14). Holding the FT mod
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising
edge-triggered Data Output Register.
Byte Write and Global Write
Byte write operation is performed by using Byte Write ena
(BW) input combined with one or more individual byte wri
signals (Bx). In addition, Global Write (GW) is available fo
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
Functional Description
Applications
The GS816018/32/36T is an 18,874,368-bit (16,777,216-bit
for x32 version) high performance synchronous SRAM with a
2-bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
The GS816018/32/36T operates on a 2.5 V or 3.3 V power
supply. All input are 3.3 V and 2.5 V compatible. Separate
output power (V
DDQ
) pins are used to decouple output nois
from the internal circuits and are 3.3 V and 2.5 V compatib
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
Rev: 2.12 3/2002
1/28
© 1999, Giga Semiconductor,
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
12864调试
现在有一个12864的屏,采用的是双595扩展的串口,单片机采用的是IAP15W4K61S4,选用的是内部24MHZ的晶振。调了两天没调出来,不知道哪里出了问题!还请大家帮忙看一下。12864采用的是不带字库的 ......
ena 51单片机
基于DSL的IPTV测试
使用 DSL 传输 Internet 协议电视 (IPTV) 是一种新兴的、令人振 奋的技术,可以为服务提供商提供全新的商业机遇。ADSL2+ 和 VDSL2 数据速率可以轻松实现在一根电话线上集成语音、视频和数据服务 ......
蔡强人 测试/测量
多参量调试信号源 主程序框架
主程序框架部分 功能:上电后初始化ARM时钟,外设资源,然后对外围器件初始化,然后就等待UART的命令,根据不同命令执行相应功能!...
蓝雨夜 ADI 工业技术
一个最简单的问题:CreateFile()函数与COM_Open()函数的关系
请教大家一个最基本的问: 这两天研究了一下串口驱动程序(MDD,PDD),发现这么一个问题:CreateFile(L"COM1:",....)中的"COM1"的信息是怎样记录到COM_Open()的句柄中的。COM_init()(有D ......
fqwefqwef 嵌入式系统
端口基础常识大全
非常好的资料,介绍网络上各种端口常规情况下的使用~...
吸铁石上 嵌入式系统
下一代汽车将实现无须人工干预的自主驾驶
Stanley背后的团队还在干个不停,该汽车刚刚赢得“美国国防研究项目机构”主办的2005年自主驾驶车辆穿越132英里内华达沙漠大赛的胜利。到2008年,斯坦福大学队将操纵他们的自主驾驶汽车做州际 ......
frozenviolet 机器人开发

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2491  640  1895  991  33  25  35  28  2  4 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved