电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS816018T-133

产品描述1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs
文件大小544KB,共28页
制造商ETC
下载文档 全文预览

GS816018T-133概述

1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs

文档预览

下载PDF文档
Prelimina
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Single Cycle Deselect (SCD) operation
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP package
Pipeline
3-1-1-1
3.3 V
2.5 V
Flow
Through
2-1-1-1
3.3 V
2.5 V
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
Curr
(x18)
Curr
(x32/x36)
-250 -225 -200 -166 -150 -133 Unit
2.5 2.7 3.0 3.4 3.8 4.0 ns
4.0 4.4 5.0 6.0 6.7 7.5 ns
280
330
275
320
5.5
5.5
175
200
175
200
255
300
250
295
6.0
6.0
165
190
165
190
230
270
230
265
6.5
6.5
160
180
160
180
200
230
195
225
7.0
7.0
150
170
150
170
185
215
180
210
7.5
7.5
145
165
145
165
165
190
165
185
8.5
8.5
135
150
135
150
mA
mA
mA
mA
ns
ns
mA
mA
mA
mA
GS816018/32/36T-250/225/200/166/150/1
1M x 18, 512K x 32, 512K x 36
18Mb Sync Burst SRAMs
250 MHz–133 M
2.5 V or 3.3 V V
2.5 V or 3.3 V
cycles can be initiated with either ADSP or ADSC inputs. I
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. T
Burst function need not be used. New addresses can be load
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled b
the user via the FT mode pin (Pin 14). Holding the FT mod
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising
edge-triggered Data Output Register.
Byte Write and Global Write
Byte write operation is performed by using Byte Write ena
(BW) input combined with one or more individual byte wri
signals (Bx). In addition, Global Write (GW) is available fo
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
Functional Description
Applications
The GS816018/32/36T is an 18,874,368-bit (16,777,216-bit
for x32 version) high performance synchronous SRAM with a
2-bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
The GS816018/32/36T operates on a 2.5 V or 3.3 V power
supply. All input are 3.3 V and 2.5 V compatible. Separate
output power (V
DDQ
) pins are used to decouple output nois
from the internal circuits and are 3.3 V and 2.5 V compatib
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
Rev: 2.12 3/2002
1/28
© 1999, Giga Semiconductor,
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
开发 - eeworld - 外包
目的: 公司有项目需外包,寻工作室或个人开发。想了解一下大家信赖哪些外包网站。 问题: 请教eeworld上的高手,你们一般会通过哪些方式接私活?eeworld的外包频道效用如何? 备注:我们 ......
sherryrain 嵌入式系统
做一块开发板玩micropython
本帖最后由 sunhaoqin1 于 2020-3-20 19:37 编辑 一直想做一块开发板,这次宅在家开始构思这件事。cpu的话就暂时选esp32了,arduino和micropython都支持,至于circuitpython,以后再说吧。开 ......
sunhaoqin1 MicroPython开源版块
【GD32E503评测】IAR环境移植FreeRTOSV202012.00
本帖最后由 superstar_gu 于 2021-1-27 09:49 编辑 2.5 GD32E503V-EVAL开发板移植FreeRTOS系统 2.5.1 概况 开发板:GD32E503V-EVAL开发板,板载GD32E503VET6,Cortex-M33内核, 512K FLASH ......
superstar_gu 国产芯片交流
【晒样片】老手教你一步步样片申请(样片在手 设计无忧 项目无敌 市场第一)
本帖最后由 陌路绝途 于 2014-7-27 14:53 编辑 第一步:样片申请前的准备: 申请TI的样片,首先肯定是要对TI的片子有所了解啊。TI的片子精度,封装等信息是在选择样片的时候直 ......
陌路绝途 TI技术论坛
ARM Platform Technical Guide 2011
77267...
EEWORLD社区 微控制器 MCU
【求助】Mon Jul 31 15:55:32 2006: The stack 'Stack' is filled to 100% (80 bytes used
Mon Jul 31 15:55:32 2006: The stack 'Stack' is filled to 100% (80 bytes used out of 80). The warning threshold is set to 90%. 请教这个警告为什么会出现啊?在程序运行一小会的时候 ......
weidshiep 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 446  964  1725  1183  1311  56  11  13  26  57 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved