电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

LC4064C-5TN44I

产品描述CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD
产品类别可编程逻辑器件    可编程逻辑   
文件大小7MB,共100页
制造商Lattice(莱迪斯)
官网地址http://www.latticesemi.com
标准
下载文档 详细参数 全文预览

LC4064C-5TN44I在线购买

供应商 器件名称 价格 最低购买 库存  
LC4064C-5TN44I - - 点击查看 点击购买

LC4064C-5TN44I概述

CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD

LC4064C-5TN44I规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Lattice(莱迪斯)
零件包装代码QFP
包装说明TQFP, TQFP44,.47SQ,32
针数44
Reach Compliance Codecompliant
ECCN代码EAR99
其他特性YES
最大时钟频率156 MHz
系统内可编程YES
JESD-30 代码S-PQFP-G44
JESD-609代码e3
JTAG BSTYES
长度10 mm
湿度敏感等级3
专用输入次数2
I/O 线路数量30
宏单元数64
端子数量44
组织2 DEDICATED INPUTS, 30 I/O
输出函数MACROCELL
封装主体材料PLASTIC/EPOXY
封装代码TQFP
封装等效代码TQFP44,.47SQ,32
封装形状SQUARE
封装形式FLATPACK, THIN PROFILE
峰值回流温度(摄氏度)260
电源1.8 V
可编程逻辑类型EE PLD
传播延迟5 ns
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压1.95 V
最小供电电压1.65 V
标称供电电压1.8 V
表面贴装YES
技术CMOS
端子面层Matte Tin (Sn)
端子形式GULL WING
端子节距0.8 mm
端子位置QUAD
处于峰值回流温度下的最长时间40
宽度10 mm

文档预览

下载PDF文档
ispMACH 4000V/B/C/Z Family
®
3.3 V/2.5 V/1.8 V In-System Programmable
SuperFAST
TM
High Density PLDs
April 2016
Data Sheet DS1020
Features
High Performance
f
MAX
= 400 MHz maximum operating frequency
t
PD
= 2.5 ns propagation delay
Up to four global clock pins with programmable
clock polarity control
• Up to 80 PTs per output
Broad Device Offering
• Multiple temperature range support
– Commercial: 0 to 90 °C junction (T
j
)
– Industrial: –40 to 105 °C junction (T
j
)
– Extended: –40 to 130 °C junction (T
j
)
• For AEC-Q100 compliant devices, refer to
LA-ispMACH 4000V/Z Automotive Data Sheet
Ease of Design
• Enhanced macrocells with individual clock,
reset, preset and clock enable controls
• Up to four global OE controls
• Individual local OE control per I/O pin
• Excellent First-Time-Fit
TM
and refit
• Fast path, SpeedLocking
TM
Path, and wide-PT
path
• Wide input gating (36 input logic blocks) for fast
counters, state machines and address decoders
Easy System Integration
• Superior solution for power sensitive consumer
applications
• Operation with 3.3 V, 2.5 V or 1.8 V LVCMOS I/O
• Operation with 3.3 V (4000V), 2.5 V (4000B) or
1.8 V (4000C/Z) supplies
• 5 V tolerant I/O for LVCMOS 3.3, LVTTL, and
PCI interfaces
• Hot-socketing
• Open-drain capability
• Input pull-up, pull-down or bus-keeper
• Programmable output slew rate
• 3.3 V PCI compatible
• IEEE 1149.1 boundary scan testable
• 3.3 V/2.5 V/1.8 V In-System Programmable
(ISP™) using IEEE 1532 compliant interface
• I/O pins with fast setup path
• Lead-free package options
Zero Power (ispMACH 4000Z) and Low
Power (ispMACH 4000V/B/C)
Typical static current 10 µA (4032Z)
Typical static current 1.3 mA (4000C)
1.8 V core low dynamic power
ispMACH 4000Z operational down to 1.6 V V
CC
Table 1. ispMACH 4000V/B/C Family Selection Guide
ispMACH
4032V/B/C
Macrocells
I/O + Dedicated Inputs
t
PD
(ns)
t
S
(ns)
t
CO
(ns)
f
MAX
(MHz)
Supply Voltages (V)
Pins/Package
32
30+2/32+4
2.5
1.8
2.2
400
3.3/2.5/1.8V
44
48 TQFP
TQFP
4
4
ispMACH
4064V/B/C
64
30+2/32+4/
64+10
2.5
1.8
2.2
400
3.3/2.5/1.8V
44
48 TQFP
100 TQFP
TQFP
4
4
ispMACH
4128V/B/C
128
64+10/92+4/
96+4
2.7
1.8
2.7
333
3.3/2.5/1.8V
ispMACH
4256V/B/C
256
64+10/96+14/
128+4/160+4
3.0
2.0
2.7
322
3.3/2.5/1.8V
ispMACH
4384V/B/C
384
128+4/192+4
3.5
2.0
2.7
322
3.3/2.5/1.8V
ispMACH
4512V/B/C
512
128+4/208+4
3.5
2.0
2.7
322
3.3/2.5/1.8V
100 TQFP
128 TQFP
144 TQFP
1
100 TQFP
144 TQFP
1
176 TQFP
256 ftBGA
2
/
fpBGA
2, 3
176 TQFP
256 ftBGA/
fpBGA
3
176 TQFP
256 ftBGA/
fpBGA
3
1.
2.
3.
4.
3.3 V (4000V) only.
128-I/O and 160-I/O configurations.
Use 256 ftBGA package for all new designs. Refer to PCN#14A-07 for 256 fpBGA package discontinuance.
1.0 mm thickness.
© 2016 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
1
DS1020_23.5
WinDriver中断问题
用windriver好像收中断效率不高,怎么样设置才能编写PlugIn?按文档上说的操作试了试好像不行。总是报KP_wdapi921.lib 以及KP_NTapi921.lib(好像是这两个)库的链接错误。还有一堆在哪都找不到 ......
fgfz2003 嵌入式系统
请问ARM7的44BO和ARM9的2210有什么区别
如题,请高手来说说,区别可以指功能,对OS的支持,硬件配置上的,各个方面都可以说。...
pl2005t ARM技术
买的MicroPython板子到了
263503 还有一块板子,应该是以前的板吧。。晚上有时间焊一下排针,如果能送两排排针就好了:loveliness: 希望和大家一起交流学习!:) ...
禅师 MicroPython开源版块
VXWORKS 编译时出现的问题
can't find compiler component. This is typically caused by the compiler not being able to find the configuration file, ...\VERS\conf\dtools.conf file. Reinstalling the tools mi ......
5880527 实时操作系统RTOS
开关电源PCB设计
PCB设计对电源的参数有重要的影响。一个差的PCB,EMC性能差、输出噪声大、抗干扰能力弱,甚至基本功能都可能有缺陷。本文结合开关电源的特点及工程经验,简述开关电源PCB一些最基本的原则 ......
qwqwqw2088 模拟与混合信号
JTAG的Verilog源代码
31830...
精远FPGA FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2784  750  2711  1154  197  43  44  19  22  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved