电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

NB6L239MN

产品描述Clock Drivers u0026 Distribution 2.5V/3.3V LVPECL Out
产品类别逻辑    逻辑   
文件大小145KB,共12页
制造商ON Semiconductor(安森美)
官网地址http://www.onsemi.cn
下载文档 详细参数 全文预览

NB6L239MN在线购买

供应商 器件名称 价格 最低购买 库存  
NB6L239MN - - 点击查看 点击购买

NB6L239MN概述

Clock Drivers u0026 Distribution 2.5V/3.3V LVPECL Out

NB6L239MN规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称ON Semiconductor(安森美)
零件包装代码QFN
包装说明HVQCCN, LCC16,.12SQ,20
针数16
Reach Compliance Codenot_compliant
系列6L
输入调节DIFFERENTIAL
JESD-30 代码S-XQCC-N16
JESD-609代码e0
长度3 mm
逻辑集成电路类型LOW SKEW CLOCK DRIVER
湿度敏感等级1
功能数量1
反相输出次数
端子数量16
实输出次数2
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料UNSPECIFIED
封装代码HVQCCN
封装等效代码LCC16,.12SQ,20
封装形状SQUARE
封装形式CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度)240
电源2.5/3.3 V
Prop。Delay @ Nom-Sup0.6 ns
传播延迟(tpd)0.57 ns
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.03 ns
座面最大高度1 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)2.375 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术ECL
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn90Pb10)
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度3 mm
最小 fmax3000 MHz

文档预览

下载PDF文档
NB6L239
2.5V / 3.3V Any Differential
Clock IN to Differential
LVPECL OUT
÷1/2/4/8,
÷2/4/8/16
Clock Divider
Description
http://onsemi.com
MARKING DIAGRAM*
16
1
The NB6L239 is a high−speed, low skew clock divider with two
divider circuits, each having selectable clock divide ratios;
B1/2/4/8
and
B2/4/8/16.
Both divider circuits drive a pair of differential
LVPECL outputs. (More device information on page 7). The
NB6L239 is a member of the ECLinPS MAX™ Family of the high
performance clock products.
Features
1
QFN−16
MN SUFFIX
CASE 485G
A
L
Y
W
G
NB6L
239
ALYWG
G
Maximum Clock Input Frequency, 3.0 GHz
CLOCK Inputs Compatible with LVDS/LVPECL/CML/HSTL/HCSL
EN, MR, and SEL Inputs Compatible with LVTTL/LVCMOS
Rise/Fall Time 65 ps Typical
< 10 ps Typical Output−to−Output Skew
Example: 622.08 MHz Input Generates 38.88 MHz to 622.08 MHz
Outputs
Internal 50
W
Termination Provided
Random Clock Jitter < 1 ps RMS
QA
B1
Edge Aligned to QBBn Edge
Operating Range: V
CC
= 2.375 V to 3.465 V with V
EE
= 0 V
Master Reset for Synchronization of Multiple Chips
V
BBAC
Reference Output
Synchronous Output Enable/Disable
These Devices are Pb−Free and are RoHS Compliant
SELA0
SELA1
CLK
VT
CLK
50
W
50
W
= Assembly Location
= Wafer Lot
= Year
= Work Week
= Pb−Free Package
(Note: Microdot may be in either location)
*For additional marking information, refer to
Application Note AND8002/D.
ORDERING INFORMATION
See detailed ordering and shipping information in the package
dimensions section on page 11 of this data sheet.
B1
B2
A
B4
B8
QA
QA
V
BBAC
EN
SELB0
SELB1
MR
+
B2
B
B4
B8
B16
QB
QB
Figure 1. Simplified Logic Diagram
1
Publication Order Number:
NB6L239/D
©
Semiconductor Components Industries, LLC, 2013
January, 2013
Rev. 6

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2715  2059  2384  1449  2700  55  42  49  30  18 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved